Soft error rate estimation of combinational circuits based on vulnerability analysis

被引:10
|
作者
Raji, Mohsen [1 ]
Pedram, Hossein [1 ]
Ghavami, Behnam [2 ]
机构
[1] Amirkabir Univ Technol, Comp Engn & Informat Technol Dept, Tehran, Iran
[2] Shahid Bahonar Univ Kerman, Dept Comp Engn, Kerman, Iran
来源
关键词
integrated circuits; soft error rate estimation; combinational circuits; vulnerability analysis; nanometer integrated circuits; SER estimation; probabilistic vulnerability window; PVW; single event transient; SET; observable errors; computational framework; circuit gates; backward-traversing algorithm; circuit designers; SER estimation methods; Monte Carlo; fault injection simulation; ISCAS'85 benchmark circuits;
D O I
10.1049/iet-cdt.2014.0157
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nanometer integrated circuits are getting increasingly vulnerable to soft errors and making the soft error rate (SER) estimation an important challenge. In this study, a novel approach is proposed for SER estimation of combinational circuits based on vulnerability analysis. The authors introduce a concept called probabilistic vulnerability window (PVW) which is an inference of necessary conditions for a single event transient (SET) to cause observable errors in the circuit. A proposed computational framework calculates PVWs for all circuit gates in a backward-traversing algorithm enabling the circuit designers for an accurate and efficient SER estimation. Experimental results show that the proposed approach is 2x faster than the traditional SER estimation methods and keep its efficiency when it is applied for estimating the SER considering various different SET widths while runtime of traditional estimation methods increases in such cases. In addition, results verify the accuracy (average difference of 0.02) and speedup (about four orders of magnitude) of the proposed method when compared with the Monte Carlo-based fault injection simulation on ISCAS'85 benchmark circuits.
引用
收藏
页码:311 / 320
页数:10
相关论文
共 50 条
  • [21] Soft Error Rate Reduction of Combinational Circuits Using Gate Sizing in the Presence of Process Variations
    Raji, Mohsen
    Ghavami, Behnam
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (01) : 247 - 260
  • [22] SOFT ERROR RATE ESTIMATION FOR COMBINATIONAL LOGIC IN PRESENCE OF SINGLE EVENT MULTIPLE TRANSIENTS
    Rajaei, Ramin
    Tabandeh, Mahmoud
    Fazeli, Mahdi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (06)
  • [23] Joint Soft-Error-Rate (SER) Estimation for Combinational Logic and Sequential Elements
    Li, Ji
    Draper, Jeffrey
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 737 - 742
  • [24] Evaluating Soft Error Reliability of Combinational Circuits Using a Monte Carlo Based Method
    Farias, Clayton R.
    Schvittz, Rafael B.
    Balen, Tiago R.
    Butzen, Paulo F.
    2022 23RD IEEE LATIN-AMERICAN TEST SYMPOSIUM (LATS 2022), 2022,
  • [25] Layout-Based Soft Error Rate Estimation and Mitigation in the Presence of Multiple Transient Faults in Combinational Logic
    Georgakidis, Christos
    Paliaroutis, Georgios Ioannis
    Sketopoulos, Nikolaos
    Tsoumanis, Pelopidas
    Sotiriou, Christos
    Evmorfopoulos, Nestor
    Stamoulis, Georgios
    PROCEEDINGS OF THE TWENTYFIRST INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2020), 2020, : 231 - 236
  • [26] Soft error tolerant design of combinational circuits based on a local logic substitution scheme
    Rohanipoor, Mohammad Reza
    Ghavami, Behnam
    Raji, Mohsen
    MICROELECTRONICS JOURNAL, 2017, 67 : 143 - 154
  • [27] Analysis of the Soft Error Susceptibility and Failure Rate in Logic Circuits
    AlQuraishi, Eman
    Al-Roomi, May
    Almukhaizim, Sobeeh
    INTERNATIONAL ARAB JOURNAL OF INFORMATION TECHNOLOGY, 2011, 8 (04) : 388 - 396
  • [28] An Efficient Model for Soft Error Vulnerability of Dynamic Circuits
    Sun, Yan
    Cao, Yuesheng
    Li, Jinwen
    Li, Tiejun
    COMPUTER ENGINEERING AND TECHNOLOGY, NCCET 2017, 2018, 600 : 133 - 142
  • [29] A Novel Gate Grading Approach for Soft Error Tolerance in Combinational Circuits
    Ansari, Mohammad Saeed
    Mahani, Ali
    Han, Jie
    Cockburn, Bruce F.
    2016 IEEE CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2016,
  • [30] Enhanced architectures for soft error detection and correction in combinational and sequential circuits
    Krstic, Milos
    Weidling, Stefan
    Petrovic, Vladimir
    Sogomonyan, Egor S.
    MICROELECTRONICS RELIABILITY, 2016, 56 : 212 - 220