High Speed Dual Mode Logic Carry Look Ahead Adder

被引:0
|
作者
Levi, Itamar [1 ]
Bass, Ori [1 ]
Kaizerman, Asaf [1 ]
Belenky, Alexander [1 ]
Fish, Alexander [1 ]
机构
[1] Ben Gurion Univ Negev, Low Power Circuits & Syst Lab, VLSI Syst Ctr, IL-84105 Beer Sheva, Israel
关键词
LOOKAHEAD ADDERS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel high speed Carry Look Ahead Adder (CLA) is presented. The proposed CLA is implemented using Dual Mode Logic (DML) methodology, as recently introduced by our group. DML allows dynamic switching between static and dynamic modes of operation. In static mode, the DML gates feature very low power dissipation with moderate performance, while in dynamic mode they achieve higher performance, albeit with increased power dissipation. The proposed CLA utilizes this powerful ability of DML by a dynamic selection of critical paths according to the input vectors. The chosen critical paths are operated in the dynamic mode and improve the CLA delay. The rest of the CLA operates in the DML static mode, improving CLA power consumption. A 32 bit DML CLA was designed in a 40nm low power TSMC process. Simulation results showed 45% gain in speed and 70% in power dissipation, when compared to the CMOS and dynamic CLAs, respectively.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] A high-speed 4-bit Carry Look-Ahead architecture as a building block for wide word-length Carry-Select Adder
    Hasan, Mehedi
    Hossain, Muhammad Saddam
    Siddique, Abdul Hasib
    Hossain, Mainul
    Zaman, Hasan U.
    Islam, Sharnali
    MICROELECTRONICS JOURNAL, 2021, 109
  • [42] FTL Based Carry Look ahead Adder Design Using Floating Gates
    Murthy, P. H. S. T.
    Chaitanya, K.
    Rao, Malleswara, V
    CIRCUITS, SYSTEM AND SIMULATION, 2011, 7 : 149 - 153
  • [43] FAST IMPLEMENTATION OF GROUP CARRY LOOK-AHEAD IN A CMOS ADDER.
    Anon
    1842, (29):
  • [44] A Novel Implementation of 4-bit Carry Look-ahead Adder
    Miao, Jia
    Li, Shuguo
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [45] Reconfigurable Carry Look-Ahead Adder Trading Accuracy for Energy Efficiency
    Garg, Bharat
    Patel, Sujit Kumar
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2021, 93 (01): : 99 - 111
  • [46] Quantum ternary parallel adder/subtractor with partially-look-ahead carry
    Khan, Mozarnmel H. A.
    Perkowski, Marek A.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2007, 53 (07) : 453 - 464
  • [47] Reconfigurable Carry Look-Ahead Adder Trading Accuracy for Energy Efficiency
    Bharat Garg
    Sujit Kumar Patel
    Journal of Signal Processing Systems, 2021, 93 : 99 - 111
  • [48] A Low-Cost Carry Look-Ahead Adder for Flying-Adder Frequency Synthesizer
    Chen, Pao-Lung
    2016 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-TAIWAN (ICCE-TW), 2016, : 365 - 366
  • [49] 4T Carry Look Ahead Adder Design Using MIFG
    Murthy, P. H. S. T.
    Mohan, L. Madan
    Rao, V. Sreenivasa
    Rao, V. Malleswara
    INFORMATION AND COMMUNICATION TECHNOLOGIES, 2010, 101 : 490 - +
  • [50] RAP-CLA: A Reconfigurable Approximate Carry Look-Ahead Adder
    Akbari, Omid
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (08) : 1089 - 1093