High Speed Dual Mode Logic Carry Look Ahead Adder

被引:0
|
作者
Levi, Itamar [1 ]
Bass, Ori [1 ]
Kaizerman, Asaf [1 ]
Belenky, Alexander [1 ]
Fish, Alexander [1 ]
机构
[1] Ben Gurion Univ Negev, Low Power Circuits & Syst Lab, VLSI Syst Ctr, IL-84105 Beer Sheva, Israel
关键词
LOOKAHEAD ADDERS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel high speed Carry Look Ahead Adder (CLA) is presented. The proposed CLA is implemented using Dual Mode Logic (DML) methodology, as recently introduced by our group. DML allows dynamic switching between static and dynamic modes of operation. In static mode, the DML gates feature very low power dissipation with moderate performance, while in dynamic mode they achieve higher performance, albeit with increased power dissipation. The proposed CLA utilizes this powerful ability of DML by a dynamic selection of critical paths according to the input vectors. The chosen critical paths are operated in the dynamic mode and improve the CLA delay. The rest of the CLA operates in the DML static mode, improving CLA power consumption. A 32 bit DML CLA was designed in a 40nm low power TSMC process. Simulation results showed 45% gain in speed and 70% in power dissipation, when compared to the CMOS and dynamic CLAs, respectively.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Dual Mode Logic Carry Look Ahead Adder
    Kumar, M. V. S. Chaitanya
    Kumar, J. Selva
    2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 537 - 540
  • [2] A Carry Look-ahead Adder Designed by Reversible Logic
    Wang, Junchao
    Choi, Ken
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 216 - 217
  • [3] High-Speed and Energy-Efficient Carry Look-Ahead Adder
    Balasubramanian, Padmanabhan
    Mastorakis, Nikos E.
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2022, 12 (03)
  • [4] High-speed and energy-efficient asynchronous carry look-ahead adder
    Balasubramanian, Padmanabhan
    Liu, Weichen
    PLOS ONE, 2023, 18 (10):
  • [5] DESIGN AND OPTIMIZATION OF REVERSIBLE LOOK AHEAD CARRY ADDER AND CARRY SAVE ADDER
    Bhuvaneswary, N.
    Lakshmi, A.
    3C TECNOLOGIA, 2020, (SI): : 113 - 126
  • [6] Optimized Carry Look-Ahead BCD Adder Using Reversible Logic
    Tiwari, Kanchan
    Khopade, Amar
    Jadhav, Pankaj
    TECHNOLOGY SYSTEMS AND MANAGEMENT, 2011, 145 : 260 - 265
  • [7] Look Ahead Carry Adder Using Diode Free Adiabatic Logic Family
    Gosain, Vishwas
    Grover, Vasudev
    Pandey, Neeta
    Gupta, Kirti
    2017 2ND INTERNATIONAL CONFERENCE ON TELECOMMUNICATION AND NETWORKS (TEL-NET), 2017, : 256 - 259
  • [8] Verifying a Carry Look-Ahead Adder with Propositional Projection Temporal Logic
    Zhang Nan
    Duan Zhenhua
    Tian Cong
    CHINESE JOURNAL OF ELECTRONICS, 2013, 22 (01): : 21 - 24
  • [9] HIGH-SPEED, LOW-POWER, 8-BIT CARRY LOOK AHEAD ADDER WITH DUAL THRESHOLD VOLTAGE
    Chaudhry, Shabbir Majeed
    Qasim, Muhammad
    Latif, S. Irfan
    Salahuddin, Kamran
    ELECTRONICS WORLD, 2017, 123 (1969): : 26 - 29
  • [10] PIPELINED CARRY LOOK-AHEAD ADDER
    CRAWLEY, DG
    AMARATUNGA, GAJ
    ELECTRONICS LETTERS, 1986, 22 (12) : 661 - 662