Exploiting Pipeline ADC Properties for a Reduced-Code Linearity Test Technique

被引:20
|
作者
Laraba, Asma [1 ]
Stratigopoulos, Haralampos-G. [1 ]
Mir, Salvador [1 ]
Naudet, Herve [2 ]
机构
[1] Univ Grenoble Alpes, CNRS, TIMA, F-38031 Grenoble, France
[2] STMicroelectronics, F-38000 Grenoble, France
关键词
Analog-to-digital converter testing; design-for-test; histogram testing; linearity testing; pipeline analog-to-digital converters; reduced-code linearity testing; static testing; A/D CONVERTERS; BIST;
D O I
10.1109/TCSI.2015.2469014
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Testing the static performances of high-resolution analog-to-digital converters (ADCs) consumes long test times that are disproportionately high with respect to the test time devoted to other types of circuits embedded in a modern system-on-chip (SoC). In this paper, we review the state-of-the-art of reduced-code linearity test methods for pipeline ADCs and we propose a new approach that increases the efficiency and accuracy of the method. We show that by exploiting some inherent properties in the architecture of pipeline ADCs we can achieve significant static test time reduction while maintaining the accuracy of the standard histogram test. The proposed method is demonstrated on a 55 nm 11-bit 2.5-bits/stage pipeline ADC.
引用
收藏
页码:2391 / 2400
页数:10
相关论文
共 18 条
  • [1] Reduced-Code Linearity Testing of Pipeline ADCs
    Laraba, Asma
    Stratigopoulos, Haralampos-G
    Mir, Salvador
    Naudet, Herve
    Bret, Gerard
    IEEE DESIGN & TEST, 2013, 30 (06) : 80 - 88
  • [2] System identification-based reduced-code testing for pipeline ADCs' linearity test
    Xing, Hanqing
    Chen, Degang
    Geiger, Randall
    Jin, Le
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2402 - +
  • [3] Analysis of an efficient on-chip servo-loop technique for reduced-code static linearity test of pipeline ADCs
    Renaud, Guillaume
    Margalef-Rovira, Marc
    Barragan, Manuel J.
    Mir, Salvador
    2017 IEEE 35TH VLSI TEST SYMPOSIUM (VTS), 2017,
  • [4] Reduced-Code Techniques for On-Chip Static Linearity Test of SAR ADCs
    Feitoza, Renato S.
    Barragan, Manuel J.
    Mir, Salvador
    2019 IFIP/IEEE 27TH INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2019, : 263 - 268
  • [5] A 65nm CMOS Ramp Generator Design and its Application Towards a BIST Implementation of the Reduced-Code Static Linearity Test Technique for Pipeline ADCs
    Guillaume Renaud
    Manuel J. Barragan
    Asma Laraba
    Haralampos-G. Stratigopoulos
    Salvador Mir
    Hervé Le-Gall
    Hervé Naudet
    Journal of Electronic Testing, 2016, 32 : 407 - 421
  • [6] A 65nm CMOS Ramp Generator Design and its Application Towards a BIST Implementation of the Reduced-Code Static Linearity Test Technique for Pipeline ADCs
    Renaud, Guillaume
    Barragan, Manuel J.
    Laraba, Asma
    Stratigopoulos, Haralampos-G.
    Mir, Salvador
    Le-Gall, Herve
    Naudet, Herve
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (04): : 407 - 421
  • [7] Reduced-code static linearity test of SAR ADCs using a built-in incremental ΣΔ converter
    Feitoza, Renato S.
    Barragan, Manuel J.
    Mir, Salvador
    Dzahini, Daniel
    2018 IEEE 24TH INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2018), 2018, : 29 - 34
  • [8] Enhanced Reduced Code Linearity Test Technique for Multi-bit/Stage Pipeline ADCs
    Laraba, Asma
    Stratigopoulos, Haralampos-G
    Mir, Salvador
    Naudet, Herve
    Forel, Christophe
    2012 17TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2012,
  • [9] Static linearity BIST for Vcm-based switching SAR ADCs using a reduced-code measurement technique
    Feitoza, Renato S.
    Barragan, Manuel J.
    Gines, Antonio
    Mir, Salvador
    2020 18TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS'20), 2020, : 295 - 298
  • [10] Reduced-Code Static Linearity Test of Split-Capacitor SAR ADCs Using an Embedded Incremental ΣΔ Converter
    Feitoza, Renato S.
    Barragan, Manuel J.
    Dzahini, Daniel
    Mir, Salvador
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2019, 19 (01) : 37 - 45