A fault-aware dynamic routing algorithm for on-chip networks

被引:42
|
作者
Hosseini, Amir [1 ]
Ragheb, Tamer [1 ]
Massoud, Yehia [1 ]
机构
[1] Rice Univ, Dept Elect & Comp Engn, Houston, TX 77005 USA
关键词
D O I
10.1109/ISCAS.2008.4542002
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Given the spatial and temporal randomness of soft and permanent errors in the state-of-the-art system-on-chips (SoCs), dynamic routing algorithms that can adapt themselves accordingly are highly required for network-on-chip (NoC) applications. In this paper, we present a new dynamic routing algorithm for NoC applications that has the ability to locate and deal with both static and dynamic permanent failures and distinguish them from soft errors. In addition, our presented algorithm has the advantage of distributing the load over the whole network by considering the stress factors. Simulation results demonstrate the advantage of our routing algorithm in terms of functionality, latency, and energy consumption compared to directed flooding based fault tolerant routing algorithms in the presence of both soft errors and permanent faults. Our algorithm can achieves 1.95x less latency and consumes 3.15x less energy consumption on average.
引用
收藏
页码:2653 / 2656
页数:4
相关论文
共 50 条
  • [41] A New Scalable Fault Tolerant Routing Algorithm for Networks-on-Chip
    Kia, Hamed Sajjadi
    Ababei, Cristinel
    Srinivasan, Sudarshan
    Jabeen, Shaista
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [42] Congestion Aware Routing for On-Chip Communication in NoC Systems
    Khan, Gul N.
    Chui, Stephen
    COMPLEX, INTELLIGENT, AND SOFTWARE INTENSIVE SYSTEMS, CISIS-2017, 2018, 611 : 547 - 556
  • [43] Fault-tolerant Traffic-aware Routing Algorithm for 3-D Photonic Networks-on-chip
    Meyer, Michael Conrad
    Wang, Yu
    Watanabe, Takahiro
    2019 IEEE 13TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2019), 2019, : 172 - 179
  • [44] Hybrid adaptive routing algorithm for 2D Mesh On-Chip Networks
    Krishnan, Gogula S.
    Inbarasan, T.
    Chitra, P.
    2017 IEEE 3RD INTERNATIONAL CONFERENCE ON SENSING, SIGNAL PROCESSING AND SECURITY (ICSSS), 2017, : 284 - 289
  • [45] Adaptive routing strategies for fault-tolerant on-chip networks in dynamically reconfigurable systems
    Nunez-Yanez, J. L.
    Edwards, D.
    Coppola, A. M.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2008, 2 (03): : 184 - 198
  • [46] Electromigration-aware dynamic routing algorithm for network-on-chip applications
    Hosseini A.
    Shabro V.
    International Journal of High Performance Systems Architecture, 2011, 3 (01) : 56 - 63
  • [47] Fault-Tolerant Mechanisms for Relocation-Aware Dynamic On-Chip Communication on FPGAs
    Adetomi, Adewale
    Enemali, Godwin
    Arslan, Tughrul
    2018 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS 2018), 2018, : 214 - 217
  • [48] MD: Minimal path-based Fault-Tolerant Routing in On-Chip Networks
    Ebrahimi, Masoumeh
    Daneshtalab, Masoud
    Plosila, Juha
    Mehdipour, Farhad
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 35 - 40
  • [49] A Link Failure Aware Routing Algorithm for Networks-on-Chip in Nano Technologies
    Valinataj, Mojtaba
    Mohammadi, Siamak
    Safari, Saeed
    Plosila, Juha
    2009 9TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2009, : 687 - 690
  • [50] Fault-Aware Application Management Protocols
    Brogi, Antonio
    Canciani, Andrea
    Soldani, Jacopo
    SERVICE-ORIENTED AND CLOUD COMPUTING, (ESOCC 2016), 2016, 9846 : 219 - 234