A statechart based HW/SW codesign system

被引:0
|
作者
Bates, ID [1 ]
Chester, EG [1 ]
Kinniment, DJ [1 ]
机构
[1] Univ Newcastle Upon Tyne, EPSRC, Engn Design Ctr, Newcastle Upon Tyne NE1 7RU, Tyne & Wear, England
关键词
statecharts; POLIS; CFSMs;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Codesign Finite State Machine [1] (CFSM) formal model provides a suitable approach for the description of hardware/software systems. The POLIS tool from Berkeley implements the CFSM methodology but currently relies on the textually based Esterel specification language as a high level for the description of individual CFSMs. The designer must then use the Ptolemy simulator to interconnect the CFSM network and perform co-simulation. This paper describes work in progress in developing a system which instead aims to use StatemateTM, a statechart based tool for seamless specification and co-simulation of the entire CFSM network, whilst using the POLIS tool for 'C', VHDL code generation and performance estimation. This technique should give the clear advantages of using a graphical specification language together with a uniform co-simulation framework.
引用
收藏
页码:162 / 166
页数:5
相关论文
共 50 条
  • [31] Protocol selection and interface generation for HW-SW codesign
    Inst Natl Polytechnique de Grenoble, Grenoble, France
    IEEE Trans Very Large Scale Integr VLSI Syst, 1 (136-144):
  • [32] FRIDGE: An interactive code generation environment for HW/SW codesign
    Willems, M
    Bursgens, V
    Grotker, T
    Meyr, H
    1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 287 - 290
  • [33] Integration of SDL and VHDL for HW/SW codesign of communication systems
    Dou, C
    23RD EUROMICRO CONFERENCE - NEW FRONTIERS OF INFORMATION TECHNOLOGY, PROCEEDINGS, 1997, : 188 - 198
  • [34] A Moving Window Architecture for a HW/SW Codesign Based Canny Edge Detection for FPGA
    Amaricai, A.
    Boncalo, O.
    Iordate, M.
    Marinescu, B.
    2012 28TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (MIEL), 2012, : 393 - 396
  • [35] Hw/Sw codesign of an ATM Network Interface Card starting from a system level specification
    Zergainoh, NE
    Marchioro, GF
    Jerraya, AA
    1998 URSI SYMPOSIUM ON SIGNALS, SYSTEMS, AND ELECTR ONICS, 1998, : 315 - 320
  • [36] HW-SW Codesign of a Positioning System. From UML to Implementation Case Study
    Alvarez, Angel
    Ugarte, Inigo
    Martinez, Patricia
    Fernandez, Victor
    2016 CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS 2016), 2016, : 195 - 200
  • [37] Exploring HW/SW Codesign of AES Algorithm Using Custom Instructions
    Lin, Kuan Jen
    Hsiao, Chin-Mu
    Jhan, Ching Hung
    ISCE: 2009 IEEE 13TH INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, VOLS 1 AND 2, 2009, : 970 - 973
  • [38] HW/SW-Database-CoDesign for Compressed Bitmap Index Processing
    Haas, Sebastian
    Karnagel, Tomas
    Arnold, Oliver
    Laux, Erik
    Schlegel, Benjamin
    Fettweis, Gerhard
    Lehner, Wolfgang
    2016 IEEE 27TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP), 2016, : 50 - 57
  • [39] HW/SW codesign incorporating edge delays using dynamic programming
    Bhasyam, K
    Bazargan, K
    EUROMICRO SYMPOSIUM ON DIGITAL SYSTEM DESIGN, PROCEEDINGS, 2003, : 264 - 271
  • [40] HW/SW Codesign for Approximation-Aware Binary Neural Networks
    Dave, Abhilasha
    Frustaci, Fabio
    Spagnolo, Fanny
    Yayla, Mikail
    Chen, Jian-Jia
    Amrouch, Hussam
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2023, 13 (01) : 33 - 47