Performance assessment of nanoscale double- and triple-gate FinFETs

被引:75
|
作者
Kranti, A [1 ]
Armstrong, GA [1 ]
机构
[1] Queens Univ Belfast, Sch Elect & Elect Engn, NISRC, Belfast BT9 5AH, Antrim, North Ireland
关键词
D O I
10.1088/0268-1242/21/4/002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Based on 3D simulations, we report a performance assessment of triple- and double-gate FinFETs for high performance (HP), low operating power (LOP) and low standby power (LSTP) logic technologies according to ITRS 65 nm node specifications. The impact of spacer width, lateral source/drain doping gradient, aspect ratio, fin thickness and height along with gate work function on the device performance has been analysed in detail and guidelines are presented to meet the ITRS projections. The design guidelines proposed for a 65 nm node are also examined for a 45 nm node for triple- and double-gate FinFETs. Results show that lateral source/drain doping gradient along with spacer width can not only effectively control short channel effects, thus presenting low off-current, but can also be optimized to achieve low values of intrinsic delay. FinFETs should be designed with a higher aspect ratio (similar to 4) along with lower values of fin thickness to achieve ITRS tat-gets for off-current and intrinsic delay. Triple-gate FinFETs show greater design flexibility in selecting important technological and device parameters as compared to double-gate devices. A design window is presented to achieve ITRS targets for the three logic technology requirements with triple- and double-gate FinFETs.
引用
收藏
页码:409 / 421
页数:13
相关论文
共 50 条
  • [1] Analytical Compact Modeling of Nanoscale Triple-Gate FinFETs
    Fasarakis, N.
    Tsormpatzoglou, A.
    Tassis, D. H.
    Pappas, I.
    Papathanasiou, K.
    Dimitriadis, C. A.
    2012 16TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE (MELECON), 2012, : 72 - 75
  • [2] Simulation study on deep nanoscale short channel junctionless SOI FinFETs with triple-gate or double-gate structures
    Xi Liu
    Meile Wu
    Xiaoshi Jin
    Rongyan Chuai
    Jong-Ho Lee
    Journal of Computational Electronics, 2014, 13 : 509 - 514
  • [3] Simulation study on deep nanoscale short channel junctionless SOI FinFETs with triple-gate or double-gate structures
    Liu, Xi
    Wu, Meile
    Jin, Xiaoshi
    Chuai, Rongyan
    Lee, Jong-Ho
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2014, 13 (02) : 509 - 514
  • [4] Effect of Substrate Rotation on the Analog Performance of Triple-Gate FinFETs
    Pavanello, M. A.
    Martino, J. A.
    Simoen, E.
    Collaert, N.
    Claeys, C.
    2009 IEEE INTERNATIONAL SOI CONFERENCE, 2009, : 63 - +
  • [5] Parasitic Gate Capacitance Model for Triple-Gate FinFETs
    Salas Rodriguez, Silvestre
    Tinoco, Julio C.
    Martinez-Lopez, Andrea G.
    Alvarado, Joaquin
    Raskin, Jean-Pierre
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (11) : 3710 - 3717
  • [6] Comparative Study on the Structural Dependence of Logic Gate Delays in Double-Gate and Triple-Gate FinFETs
    Kim, Kwan Young
    Jang, Jae Man
    Yun, Dae Youn
    Kim, Dong Myong
    Kim, Dae Hwan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2010, 10 (02) : 134 - 142
  • [7] Device design considerations for nanoscale double and triple gate FinFETs
    Kranti, A
    Armstrong, GA
    2005 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2005, : 96 - 98
  • [8] Influence of Temperature on the Operation of Strained Triple-Gate FinFETs
    Pavanello, M. A.
    Martino, J. A.
    Simoen, E.
    Rooyackers, R.
    Collaert, N.
    Claeys, C.
    2008 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2008, : 55 - +
  • [9] SUPPRESSION OF CORNER EFFECTS IN TRIPLE-GATE BULK FINFETS
    Poljak, Mirko
    Jovanovic, Vladimir
    Suligoj, Tomislav
    EUROCON 2009: INTERNATIONAL IEEE CONFERENCE DEVOTED TO THE 150 ANNIVERSARY OF ALEXANDER S. POPOV, VOLS 1- 4, PROCEEDINGS, 2009, : 1219 - +
  • [10] Experimental characterization of the subthreshold leakage current in triple-gate FinFETs
    Tsormpatzoglou, A.
    Dimitriadis, C. A.
    Mouis, M.
    Ghibaudo, G.
    Collaert, N.
    SOLID-STATE ELECTRONICS, 2009, 53 (03) : 359 - 363