BiLink: A high performance NoC router architecture using bi-directional link with double data rate

被引:6
|
作者
Zhu, Jingyang [1 ]
Qian, Zhiliang [2 ]
Tsui, Chi-Ying [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Hong Kong, Hong Kong, Peoples R China
[2] Shanghai Jiao Tong Univ, Dept Micro & Nanoelect, Shanghai 200030, Peoples R China
关键词
Network-on-Chip (NoC); Bi-directional link; Double data rate; CHIP; NETWORK;
D O I
10.1016/j.vlsi.2016.02.006
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel high performance Network-on-Chip (NoC) router architecture design using a bi-directional link with double data rate (BiLink). Ideally, it can provide as high as 2 times speed-up compared with the conventional NoC router. BiLink utilizes an extra link stage between routers and tranmits two flits in one link per cycle using phase pipelining if both routers require to use the current link. To further increase the effective bandwidth, the direction of each link can be configured in every clock cycle to cater for different traffic loads from each side. Therefore, the data rate can be as high as 4 times compared with conventional NoC routers under uneven traffic. Centralized mode control scheme is implemented using a finite state machine (FSM) approach. Cycle-accurate simulations are carried out on both synthetic traffic patterns as well as real application benchmarks. Simulation results show that BiLink can provide as high as 90% and 250% speedup compared with conventional NoC routers for even and uneven traffic, respectively. 2X and 3X.gains in throughput are obtained under even and uneven traffic, respectively, when compared with the conventional NoC router for the virtual channel flow control. The BiLink router architecture is synthesized using TSMC 65 nm process technology and it is shown that an area overhead of 28% over state-of-the-art bi-directional NoC is introduced while the critical path is about 9% higher than that of the conventional routers. Despite the overhead in critical path and power consumption, a 47.45% improvement of Energy-Delay-Product (EDP) is achieved by BiLink under high injection rate traffic. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:30 / 42
页数:13
相关论文
共 50 条
  • [1] Wireless bi-directional data link for smart temperature recording
    Wu, Nan
    Liu, Chengguo
    Zhang, Bin
    Zhou, Shuai
    Zhang, Jingwei
    Wu, Zhi P.
    TRANSACTIONS OF THE INSTITUTE OF MEASUREMENT AND CONTROL, 2017, 39 (04) : 420 - 428
  • [2] A bi-directional data link into the deep sea - The DOMEST project
    Meinecke, C
    Ratmeyer, V
    Wefer, G
    OPERATIONAL OCEANOGRAPHY: IMPLEMENTATION AT THE EUROPEAN AND REGIONAL SCALES, 2002, 66 : 299 - 306
  • [3] Low power SOVA architecture using bi-directional scheme
    El-Assal, M
    Bayoumi, M
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 277 - 280
  • [4] Wireless Bi-directional Data Link for an EEG Recording System using STM32
    Vaithianathan, Tamilkavitha
    Zhou, Haiyan
    Hauer, Johann
    2014 IEEE INTERNATIONAL SYMPOSIUM ON MEDICAL MEASUREMENTS AND APPLICATIONS (MEMEA), 2014, : 401 - 405
  • [5] Bi-directional data flow architecture for padding in MPEG-4
    Chandrsekhar, L
    Vaithianathan, K
    Ramaswamy, K
    Panchanathan, S
    MEDIA PROCESSORS 2000, 2000, 3970 : 161 - 166
  • [6] High Performance VLSI Architecture of Bi-directional Motion Search for B Picture in H.264
    Gu, Mei-Hua
    Kong, Rui
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 301 - 305
  • [7] Antenna Measurement system Using Bi-directional Optical Fiber Link system
    Kurokawa, Satoru
    Hirose, Masanobu
    Toba, Yoshikazu
    Ichijo, Jun
    2016 46TH EUROPEAN MICROWAVE CONFERENCE (EUMC), 2016, : 560 - 563
  • [8] Sources and levels of crosstalk in a bi-directional Plastic Optical Fibre data transmission link
    Farrell, Gerald
    Gao, Cheng
    PHOTONICS IN THE AUTOMOBILE II, 2006, 6198
  • [9] A Multi-Synchronous Bi-Directional NoC (MBiNoC) architecture with dynamic self-reconfigurable channel for the GALS infrastructure
    Kamal, Rajeev
    Moreno Arostegui, Juan M.
    ALEXANDRIA ENGINEERING JOURNAL, 2018, 57 (02) : 739 - 754
  • [10] A 2 GB/S high speed link with differential simultaneous bi-directional IO
    Cecchi, D
    Hanson, C
    Preuss, C
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 505 - 508