A Multi-Synchronous Bi-Directional NoC (MBiNoC) architecture with dynamic self-reconfigurable channel for the GALS infrastructure

被引:1
|
作者
Kamal, Rajeev [1 ]
Moreno Arostegui, Juan M. [1 ]
机构
[1] Univ Politecn Cataluna, Dept Elect Engn, Barcelona, Spain
关键词
Network-on-Chip (NoC); GALS; Bidirectional channel; Multi-synchronous FIFO; On-chip communications; ON-CHIP; INTERFACES; NETWORKS; DESIGN;
D O I
10.1016/j.aej.2017.02.019
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
To enhance the performance of on-chip communications of Globally Asynchronous Locally Synchronous Systems (GALS), a dynamic reconfigurable multi-synchronous router architecture is proposed to increase network on chip (NoC) efficiency by changing the path of the communication link in the runtime traffic situation. In order to address GALS issues and bandwidth requirements, the proposed multi-synchronous bidirectional NoC's router is developed and it guarantees higher packet consumption rate, better bandwidth utilization with lower packet delivery latency. All the input/output ports of the proposed router behave as a bi-directional ports and communicate through a novel multi-synchronous first-in first-out (FIFO) buffer. The bidirectional port is controlled by a dynamic channel control module which provides a dynamic reconfigurable channel to the router itself and associated sub-modules. This proposed multi-synchronous bidirectional router architecture is synthesized using Xilinx ISE 14.7 and FPGA Virtex 6 family device XC6VLX760 is considered as target technology and its performance is evaluated in terms of power, area and delay. (C) 2017 Faculty of Engineering, Alexandria University. Production and hosting by Elsevier B.V.
引用
收藏
页码:739 / 754
页数:16
相关论文
共 4 条
  • [1] BiNoC: A Bidirectional NoC Architecture with Dynamic Self-Reconfigurable Channel
    Lan, Ying-Cherng
    Lo, Shih-Hsin
    Lin, Yueh-Chi
    Hu, Yu-Hen
    Chen, Sao-Jie
    2009 3RD ACM/IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, 2009, : 266 - +
  • [2] A Bidirectional NoC (BiNoC) Architecture With Dynamic Self-Reconfigurable Channel
    Lan, Ying-Cherng
    Lin, Hsiao-An
    Lo, Shih-Hsin
    Hu, Yu Hen
    Chen, Sao-Jie
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (03) : 427 - 440
  • [3] A Flit-level Speedup Scheme For Network-on-Chips Using Self-Reconfigurable Bi-directional Channels
    Qian, Zhiliang
    Teh, Ying Fei
    Tsui, Chi-Ying
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 1295 - 1300
  • [4] A Bi-Directional GRU Architecture for the Self-Attention Mechanism: An Adaptable, Multi-Layered Approach with Blend of Word Embedding
    Pimpalkar, Amit
    Raj, Jeberson Retna
    INTERNATIONAL JOURNAL OF ENGINEERING AND TECHNOLOGY INNOVATION, 2023, 13 (03) : 251 - 264