Single Bit-line 7T SRAM cell for Low Power and High SNM

被引:0
|
作者
Madiwalar, Basavaraj [1 ]
Kariyappa, B. S. [2 ]
机构
[1] RVCE, Bengaluru, India
[2] RVCE, Dept ECE, Bangalore, Karnataka, India
关键词
Single bit line; 7T-SRAM cell; low power; read stable; SRAM (Static Random Access Memory); SNM (Static Noise Margin); RNM (Read Noise Margin); WNM (Write Noise Margin); HSNM (Hold State Noise Margin);
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Memories are integral parts of most of the digital devices and hence reducing power consumption of memory is very important in improving the system performance, efficiency and stability. Most of the embedded and portable devices use SRAM cells because of their ease of use as well as low standby leakage. Standard CMOS 6T SRAM cell uses two bit-lines and a word line for both read and write operations. This 6T SRAM cell consumes more power and shows poor stability at small feature sizes with low power supply. During read operation, the stability drastically decreases due to the voltage division between the access and driver transistors. In this paper new 7T SRAM cell is proposed, which uses single bit-line for both read and write operations. Power consumption is reduced because of single bit line usage and read stability is very high compared to conventional 6T SRAM cell. Proposed cell also provides high static noise margins (SNMs). The proposed 7T SRAM cell is compared with conventional 6T SRAM cell in terms of power consumed, delay and SNMs. The Proposed 7T SRAM cell consumes 22.03% less power for write '0' operation, 17.33% less power for write '1' operation, 17.52% less power for read '0' operation and 21.36% less power for read '1' operation compared to conventional 6T SRAM cell. The proposed cell has 2.64 times SNM in read state; 1.082 times SNM in hold state and 1.064 times SNM in write 0 state compared to conventional 6T SRAM cell. Schematics are drawn using virtuoso ADE of Cadence, and all simulations are carried out using Cadence Spectre Analyzer with 90nm Technology library at 1.8V VDD.
引用
收藏
页码:223 / 228
页数:6
相关论文
共 50 条
  • [31] 7T SRAM based Memory Cell
    Sharif, Kazi Fatima
    Islam, Riazul
    Haque, Mahbubul
    Keka, Marzia Akhter
    Biswas, Satyendra N.
    2017 INTERNATIONAL CONFERENCE ON INNOVATIVE MECHANISMS FOR INDUSTRY APPLICATIONS (ICIMIA), 2017, : 191 - 194
  • [32] A bit-line leakage compensation scheme for low-voltage SRAM's
    Agawa, K
    Hara, H
    Takayanagi, T
    Kuroda, T
    2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 70 - 71
  • [33] Design and mathematical analysis of a 7T SRAM cell with enhanced read SNM using PMOS as an access transistor
    Mishra, Alok Kumar
    Vaithiyanathan, D.
    Pal, Yogesh
    Kaur, Baljit
    CIRCUIT WORLD, 2022, 48 (03) : 322 - 332
  • [34] Low power Memristor Based 7T SRAM Using MTCMOS Technique
    Baghel, Vijay Singh
    Akashe, Shyam
    2015 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION TECHNOLOGIES ACCT 2015, 2015, : 222 - 226
  • [35] Low power and robust 7T dual-Vt SRAM circuit
    Tawfik, Sherif A.
    Kursun, Volkan
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1452 - 1455
  • [36] Highly Stable Subthreshold Single-Ended 7T SRAM Cell
    Anand, Nitin
    Roy, Chandaramauleshwar
    Islam, Aminul
    PROCEEDINGS ON 2014 2ND INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2014,
  • [37] Increasing Static Noise Margin of Single-bit-line SRAM by Lowering Bit-line Voltage during Reading
    Nakata, Shunji
    Suzuki, Hirotsugu
    Makino, Hiroshi
    Mutoh, Shin'ichiro
    Miyama, Masayuki
    Matsuda, Yoshio
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [38] Modeling and Simulation of High Level Leakage Power Reduction Techniques for 7T SRAM Cell Design
    Akashe, Shyam
    Bhushan, Sushil
    Sharma, Sanjay
    2ND INTERNATIONAL ADVANCES IN APPLIED PHYSICS AND MATERIALS SCIENCE CONGRESS, 2012, 1476 : 35 - 41
  • [39] Low Power and Suppressed Noise 6T, 7T SRAM Cell Using 18 nm FinFET
    Kumar, T. Santosh
    Tripathi, Suman Lata
    WIRELESS PERSONAL COMMUNICATIONS, 2023, 130 (01) : 103 - 112
  • [40] Low Power and Suppressed Noise 6T, 7T SRAM Cell Using 18 nm FinFET
    T. Santosh Kumar
    Suman Lata Tripathi
    Wireless Personal Communications, 2023, 130 : 103 - 112