Insertion Loss-Aware Routing Analysis and Optimization for a Fat-Tree-Based Optical Network-on-Chip

被引:14
|
作者
Lee, Jae Hoon [1 ]
Kim, Min Soo [1 ]
Han, Tae Hee [1 ]
机构
[1] Sungkyunkwan Univ, Coll Informat & Commun Engn, Suwon 16419, South Korea
基金
新加坡国家研究基金会;
关键词
Fat-tree topology; insertion loss; optical network-on-chip (ONoC); optical router; routing algorithm; PHOTONIC NETWORKS; CROSSTALK NOISE; NOC; MULTIPROCESSORS; INTERCONNECTS; ARCHITECTURES; POWER; SOI;
D O I
10.1109/TCAD.2017.2712670
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Fat-tree-based optical network-on-chip (FONoC) is an emerging architecture that enables next-generation computing platforms to achieve ultimate performance and energy efficiency. However, the architecture suffers from high insertion loss, which degrades energy efficiency and signal reliability severely. Focusing primarily on microring resonator (MR) drops, we analyze the relationship between the insertion loss caused by MR drops and the routing paths in the FONoCs. Our approach involves developing a simplified graph model named a drop-characterized fat-tree graph with vertex indexing. We propose three types of routing algorithms: 1) insertion loss-minimized deterministic routing; 2) minimized loss path-prioritized adaptive routing; and 3) insertion loss-constrained adaptive routing. Furthermore, we present the associated optical router architectures and additional insertion loss optimization by minimizing the number of waveguide crossings. Based on our simulation results for the latency, throughput, energy efficiency, and MR activation power, we discuss the tradeoffs and suggest appropriate optimization techniques to be adopted according to the priorities of the design goals.
引用
收藏
页码:559 / 572
页数:14
相关论文
共 50 条
  • [21] Designing an Efficient MPLS-Based Switch for FAT Tree Network-on-Chip Systems
    Salama, Najwa
    Sllame, Azeddien M.
    PROCEEDINGS OF THE 1ST INTERNATIONAL WORKSHOP ON ADVANCED INTERCONNECT SOLUTIONS AND TECHNOLOGIES FOR EMERGING COMPUTING SYSTEMS, AISTECS 2016, 2016,
  • [22] Exploiting Worst-Case OSNR in Fat-Tree-Based Optical Networks-on-Chip Employing WDM
    Zhang, Jingping
    Xie, Yiyuan
    2017 IEEE INTERNATIONAL CONFERENCE ON MANIPULATION, MANUFACTURING AND MEASUREMENT ON THE NANOSCALE (3M-NANO), 2017, : 278 - 283
  • [23] Design of an asynchronous switch based on butterfly fat-tree for network-on-chip applications
    Kang, MC
    Jung, EG
    Har, DS
    ADVANCES IN MULTIMEDIA INFORMATION PROCESSING - PCM 2005, PT 2, 2005, 3768 : 538 - 549
  • [24] SRAX: A LOW CROSSTALK AND INSERTION LOSS 5X5 OPTICAL ROUTER FOR OPTICAL NETWORK-ON-CHIP
    Shi, Xinhao
    Wu, Ning
    Ge, Fen
    Yan, Gaizhen
    Xing, Yan
    Ma, Xudong
    45TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY (IECON 2019), 2019, : 3102 - 3105
  • [25] An adaptive congestion-aware routing algorithm based on network load for wireless routers in wireless network-on-chip
    Mamaghani, Shokoofeh Mikaeeli
    Jamali, Mohammad Ali Jabraeil
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 97 : 25 - 37
  • [26] Low Insertion Loss and Non-Blocking Microring-Based Optical Router for 3D Optical Network-on-Chip
    Guo, Pengxing
    Hou, Weigang
    Guo, Lei
    Yang, Qiang
    Ge, Yifan
    Liang, Hang
    IEEE PHOTONICS JOURNAL, 2018, 10 (01):
  • [27] Wavelength-based crosstalk-aware design for hybrid optical network-on-chip
    Lee, Jae Hoon
    Han, Tae Hee
    OPTICAL ENGINEERING, 2017, 56 (01)
  • [28] ACO-BASED DEADLOCK-AWARE FULLY-ADAPTIVE ROUTING IN NETWORK-ON-CHIP SYSTEMS
    Su, Kuan-Yu
    Hsin, Hsien-Kai
    Chang, En-Jui
    Wu, An-Yeu
    2012 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2012, : 209 - 214
  • [29] A Novel Fault-Tolerant Routing Technique for Mesh-of-Tree based Network-on-Chip Design
    Upadhyay, Mohit
    Shah, Monil
    Bhanu, P. Veda
    Soumya, J.
    Cenkarmaddi, Linga Reddy
    Idsoe, Henning
    PROCEEDINGS OF TENCON 2018 - 2018 IEEE REGION 10 CONFERENCE, 2018, : 2378 - 2383
  • [30] Implementing a Partial Group Based Routing for Homogeneous Fat tree Network on Chip Architecture
    Biswas, Abhijit
    Mahanta, Hridoy Jyoti
    Hussain, Md. Anwar
    2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 364 - 370