High speed digital hybrid PLL frequency synthesizer

被引:0
|
作者
Lee, Hun Hee [1 ]
Park, Won Hwi [1 ]
Ryu, Heung-Gyoon [1 ]
机构
[1] Chungbuk Natl Univ, Dept Elect Engn, Cheongju 361763, Chungbuk, South Korea
关键词
PLL; DLT; frequency synthesis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The conventional PLL(Phase locked loop) frequency synthesizer takes a long switching time because of the inherent closed-loop structure. The digital hybrid PLL(DH-PLL) which includes the open loop structure into the conventional PLL synthesizer has been studied to overcome this problem. It operates in high speed, but the hardware complexity and power consumption are another serious problems since the DLT(digital look-up table) is usually implemented by the ROM which contains the transfer characteristic of VCO (voltage controlled oscillator). This paper proposes a new DH-PLL using a very simple DLT-replacement digital logic instead of the complex ROM-type DLT. Also, a timing synchronization circuit makes the-negligible overshoot and much shorter settling time for the ultra fast switching speed. Also, the hardware complexity and power consumption get decreased to about 28%, compared with the conventional DH-PLL.
引用
收藏
页码:3309 / 3312
页数:4
相关论文
共 50 条
  • [21] Design of Low Power, High Speed PLL Frequency Synthesizer using Dynamic CMOS VLSI Technology
    Nirmalraj, T.
    Radhakrishnan, S.
    Karn, Rakesh Kumar
    Pandiyan, S. K.
    2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 1074 - 1076
  • [22] HIGH-RESOLUTION AND FAST FREQUENCY SETTLING PLL SYNTHESIZER
    SEKI, K
    MORIKURA, M
    KATO, S
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1992, E75B (08) : 739 - 746
  • [23] HIGH-SPEED DIGITAL FREQUENCY-SYNTHESIZER WITH A SMALL TUNING STEP
    NAZARENKO, VM
    ILINSKIY, IV
    POTSEPNYA, OA
    TELECOMMUNICATIONS AND RADIO ENGINEERING, 1983, 37-8 (02) : 126 - 128
  • [24] HIGH-SPEED DIGITAL FREQUENCY SYNTHESIZER WITH A SMALL TUNING STEP.
    Nazarenko, V.M.
    Il'inskiy, I.V.
    Potsepnya, O.A.
    Telecommunications and Radio Engineering (English translation of Elektrosvyaz and Radiotekhnika), 1983, 37-38 (02): : 126 - 128
  • [25] A High Speed Low-Power Accumulator for Direct Digital Frequency Synthesizer
    Kim, Yong Sin
    Kang, Sung-Mo
    2006 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-5, 2006, : 502 - 505
  • [26] A high speed direct digital frequency synthesizer realized by a segmented nonlinear DAC
    Yuan Ling
    Ni Weining
    Hao Zhikun
    Shi Yin
    Li Wenchang
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (09)
  • [27] Comprehensive design of a high frequency PLL synthesizer for ZigBee application
    Timar, Andras
    Vamos, Abel
    Bognar, Gyorgy
    PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 39 - +
  • [28] A high speed direct digital frequency synthesizer realized by a segmented nonlinear DAC
    袁凌
    倪卫宁
    郝志坤
    石寅
    李文昌
    半导体学报, 2009, 30 (09) : 66 - 69
  • [29] Band III PLL frequency synthesizer
    Yin, Yadong
    Chen, Jie
    Wang, Haiyong
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (06): : 1216 - 1222
  • [30] Dead-zone-less PLL frequency synthesizer by hybrid phase detectors
    Sumi, Y
    Obote, S
    Kitai, N
    Furuhashi, R
    Ishii, H
    Matsuda, Y
    Fukui, Y
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4: IMAGE AND VIDEO PROCESSING, MULTIMEDIA, AND COMMUNICATIONS, 1999, : 410 - 414