SMT Malleability in IBM POWER5 and POWER6 Processors

被引:6
|
作者
Morari, Alessandro [1 ]
Boneti, Carlos [2 ]
Cazorla, Francisco J. [3 ]
Gioiosa, Roberto [3 ]
Cher, Chen-Yong [4 ]
Buyuktosunoglu, Alper [4 ]
Bose, Pradip [4 ]
Valero, Mateo [5 ]
机构
[1] Pacific NW Natl Lab, Richland, WA 99352 USA
[2] Schlumberger Brazil Res & Geoengn Ctr BRGC, Houston, TX 77056 USA
[3] Barcelona Supercomp Ctr, Barcelona 08034, Spain
[4] Thomas J Watson Res Ctr, New York, NY USA
[5] Tech Univ Catalonia, Barcelona 08034, Spain
关键词
Malleability; simultaneous multithreading; hardware-thread priorities; IBM POWER5; IBM POWER6; PERFORMANCE; CHIP; QOS;
D O I
10.1109/TC.2012.34
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
While several hardware mechanisms have been proposed to control the interaction between hardware threads in an SMT processor, few have addressed the issue of software-controllable SMT performance. The IBM POWER5 and POWER6 are the first high-performance processors implementing a software-controllable hardware-thread prioritization mechanism that controls the rate at which each hardware-thread decodes instructions. This paper shows the potential of this basic mechanism to improve several target metrics for various applications on POWER5 and POWER6 processors. Our results show that although the software interface is exactly the same, the software-controlled priority mechanism has a different effect on POWER5 and POWER6. For instance, hardware threads in POWER6 are less sensitive to priorities than in POWER5 due to the in order design. We study the SMT thread malleability to enable user-level optimizations that leverage software-controlled thread priorities. We also show how to achieve various system objectives such as parallel application load balancing, in order to reduce execution time. Finally, we characterize user-level transparent execution on POWER5 and POWER6, and identify the workload mix that best benefits from it.
引用
收藏
页码:813 / 826
页数:14
相关论文
共 50 条
  • [1] IBM POWER6 reliability
    Mack, M. J.
    Sauer, W. M.
    Swaney, S. B.
    Mealey, B. G.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2007, 51 (06) : 763 - 774
  • [2] IBM POWER6 microarchitecture
    Le, H. Q.
    Starke, W. J.
    Fields, J. S.
    O'Connell, F. P.
    Nguyen, D. Q.
    Ronchetti, B. J.
    Sauer, W. M.
    Schwarz, E. M.
    Vaden, M. T.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2007, 51 (06) : 639 - 662
  • [3] IBM POWER6 microarchitecture
    Le, Hung Q
    Starke, William J.
    Fields, J. Stephen
    O'Connell, Francis P.
    Nguyen, Dung Q.
    Ronchetti, Bruce J.
    Sauer, Wolfram M.
    Schwarz, Eric M.
    Vaden, Michael T.
    IBM Journal of Research and Development, 2007, 51 (06): : 639 - 662
  • [4] Functional Test and Speed/Power Sorting of the IBM POWER6 and Z10 Processors
    Pham, Tung N.
    Clougherty, Frances
    Salem, Gerard
    Crafts, James M.
    Tetzloff, Jon
    Moczygemba, Pamela
    Skergan, Timothy M.
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 460 - 466
  • [5] IBM POWER6 SRAM arrays
    Plass, Donald W.
    Chan, Yuen H.
    IBM Journal of Research and Development, 2007, 51 (06): : 747 - 756
  • [7] IBM POWER6 SRAM arrays
    Plass, D. W.
    Chan, Y. H.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2007, 51 (06) : 747 - 756
  • [8] IBM POWER6 microprocessor technology - Preface
    Mehta, Hina
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2007, 51 (06) : 637 - 637
  • [9] IBM POWER6 accelerators:: VMX and DFU
    Eisen, L.
    Ward, J. W., III
    Tast, H. -W.
    Maeding, N.
    Leenstra, J.
    Mueller, S. M.
    Jacobi, C.
    Preiss, J.
    Schwarz, E. M.
    Carlough, S. R.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2007, 51 (06) : 663 - 683
  • [10] System power management support in the IBM POWER6 microprocessor
    Floyd, M. S.
    Ghiasi, S.
    Keller, T. W.
    Rajamani, K.
    Rawson, F. L.
    Rubio, J. C.
    Ware, M. S.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2007, 51 (06) : 733 - 746