Fault-Tolerant Core Mapping for NoC based architectures with improved Performance and Energy Efficiency

被引:2
|
作者
Reddy, B. Naresh Kumar [1 ]
James, Alex [1 ]
Kumar, Aruru Sai [2 ]
机构
[1] Digital Univ Kerala, Sch Elect Syst & Automat, Veiloor, India
[2] VNR Vignana Jyothi Coll Engn & Technol, Dept ECE, Hyderabad, India
来源
2022 29TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (IEEE ICECS 2022) | 2022年
关键词
System on Chip (SoC); Network on Chip (NoC); core mapping; Fault Tolerant(FT); Communication energy; NETWORK;
D O I
10.1109/ICECS202256217.2022.9970825
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to the rapid growth of the components encapsulated on the On-chip architecture, the performance degradation and communication issues between the cores has a significant impact on NoC architecture. Thus, ensuring an implementation of a mapping algorithm which is resilient to the faults occurring in an application could mainly resolve the communication and performance issues. This research paper introduces an effective algorithm named as FTMAP (Fault tolerant mapping algorithm), that exemplifies the core mapping on the basis of selected task graph, and replaces the faulty cores with the available free core termed as core replacement. This implementation focuses predominantly on the replacement of the faulty cores and assessing the communication energy of the network by utilizing it on different benchmarks. The trial results show that it decreases the correspondence energy by 7.2%, 11.4%, 13.6% regarding NFT, 1FT, 2FT when contrasted with FTTG and 5.4%, 8.2%, 9.8% concerning NFT, 1FT, 2FT when contrasted with K-FTTG.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A Fault-Tolerant NoC Scheme Using Bidirectional Channel
    Tsai, Wen-Chung
    Zheng, Deng-Yuan
    Chen, Sao-Jie
    Hu, Yu-Hen
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 918 - 923
  • [32] Fault-tolerant ATM switching architectures based on MINs: A survey
    Guizani, M.
    Anan, M.
    Informatica (Ljubljana), 2001, 25 (01) : 69 - 81
  • [33] High-performance and energy-efficient fault-tolerance core mapping in NoC
    Beechu, Naresh Kumar Reddy
    Harishchandra, Vasantha Moodabettu
    Balachandra, Nithin Kumar Yernad
    SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2017, 16 : 1 - 10
  • [34] NISHA: A fault-tolerant NoC router enabling deadlock-free Interconnection of Subnets in Hierarchical Architectures
    Neishaburi, M. H.
    Zilic, Zeljko
    JOURNAL OF SYSTEMS ARCHITECTURE, 2013, 59 (07) : 551 - 569
  • [35] Fault-tolerant routing algorithm of NoC based on buffer reuse of faulty links
    Zhang, S. (zsjk@163.com), 1600, Institute of Computing Technology (26):
  • [36] Scenario preprocessing approach for the reconfiguration of fault-tolerant NoC-based MPSoCs
    Silveira, Jarbas
    Marcon, Cesar
    Cortez, Paulo
    Barroso, Giovanni
    Ferreira, Joao M.
    Mota, Rafael
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 40 : 137 - 153
  • [37] Fault-Tolerant Routing Algorithm for Mesh based NoC using Reinforcement Learning
    Samala, Jagadheesh
    Takawale, Harshvardhan
    Chokhani, Yash
    Bhanu, P. Veda
    Soumya, J.
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
  • [38] A fault-tolerant routing algorithm for NoC based on 2D Mesh
    Jiang, S. Y.
    Jiang, S. S.
    Luo, G.
    Lu, Z.
    Zhou, J.
    INFORMATION SCIENCE AND ELECTRONIC ENGINEERING, 2017, : 35 - 40
  • [39] Hierarchical Agents Based Fault-Tolerant and Congestion-Aware Routing for NoC
    Nayak, Chinmaya Kumar
    Das, Satyabrata
    Behera, Himnsu Sekhar
    COMPUTATIONAL INTELLIGENCE IN DATA MINING, VOL 3, 2015, 33
  • [40] Fault-Tolerant Mesh-Based NoC with Router-Level Redundancy
    Yung-Chang Chang
    Cihun-Siyong Alex Gong
    Ching-Te Chiu
    Journal of Signal Processing Systems, 2020, 92 : 345 - 355