Fault-Tolerant Core Mapping for NoC based architectures with improved Performance and Energy Efficiency

被引:2
|
作者
Reddy, B. Naresh Kumar [1 ]
James, Alex [1 ]
Kumar, Aruru Sai [2 ]
机构
[1] Digital Univ Kerala, Sch Elect Syst & Automat, Veiloor, India
[2] VNR Vignana Jyothi Coll Engn & Technol, Dept ECE, Hyderabad, India
关键词
System on Chip (SoC); Network on Chip (NoC); core mapping; Fault Tolerant(FT); Communication energy; NETWORK;
D O I
10.1109/ICECS202256217.2022.9970825
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to the rapid growth of the components encapsulated on the On-chip architecture, the performance degradation and communication issues between the cores has a significant impact on NoC architecture. Thus, ensuring an implementation of a mapping algorithm which is resilient to the faults occurring in an application could mainly resolve the communication and performance issues. This research paper introduces an effective algorithm named as FTMAP (Fault tolerant mapping algorithm), that exemplifies the core mapping on the basis of selected task graph, and replaces the faulty cores with the available free core termed as core replacement. This implementation focuses predominantly on the replacement of the faulty cores and assessing the communication energy of the network by utilizing it on different benchmarks. The trial results show that it decreases the correspondence energy by 7.2%, 11.4%, 13.6% regarding NFT, 1FT, 2FT when contrasted with FTTG and 5.4%, 8.2%, 9.8% concerning NFT, 1FT, 2FT when contrasted with K-FTTG.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Performance and communication energy constrained embedded benchmark for fault tolerant core mapping onto NoC architectures
    Kumar, Aruru Sai
    Rao, T. V. K. Hanumantha
    Reddy, B. Naresh Kumar
    INTERNATIONAL JOURNAL OF AD HOC AND UBIQUITOUS COMPUTING, 2022, 41 (02) : 108 - 117
  • [2] Efficient Error Recovery Scheme in Fault-tolerant NoC Architectures
    Stava, Martin
    2019 IEEE 22ND INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2019,
  • [3] High Performance Fault-Tolerant Routing Algorithm for NoC-based Many-Core Systems
    Ebrahimi, Masoumeh
    Daneshtalab, Masoud
    Plosila, Juha
    PROCEEDINGS OF THE 2013 21ST EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING, 2013, : 462 - 469
  • [4] Performance assessment of adaptive core mapping for NoC-based architectures
    Kumar, Aruru Sai
    Rao, T. V. K. Hanumantha
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2022, 15 (05) : 395 - 403
  • [5] A Fault-Tolerant Low-Energy Multi-Application Mapping onto NoC-based Multiprocessors
    Khalili, Fatemeh
    Zarandi, Hamid R.
    15TH IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING (CSE 2012) / 10TH IEEE/IFIP INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (EUC 2012), 2012, : 421 - 428
  • [6] Monitoring circuit based on threshold for fault-tolerant NoC
    Dai, L.
    Shang, D.
    Xia, F.
    Yakovlev, A.
    ELECTRONICS LETTERS, 2010, 46 (14) : 984 - U44
  • [7] A multiobjective scatter search algorithm for fault-tolerant NoC mapping optimisation
    Le, Qianqi
    Yang, Guowu
    Hung, William N. N.
    Zhang, Xinpeng
    Fan, Fuyou
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (08) : 1056 - 1073
  • [8] Review on Fault-Tolerant NoC Designs
    Jun-Shi Wang
    Le-Tian Huang
    Journal of Electronic Science and Technology, 2018, 16 (03) : 191 - 221
  • [9] The Fault-Tolerant NoC Techniques with FPGA
    Lu, Zhi
    Jiang, Shu Yan
    Huang, Le Tian
    Wu, Chao
    Luo, Gang
    Li, Qi
    Song, Guo Ming
    2015 IEEE International Conference on Applied Superconductivity and Electromagnetic Devices (ASEMD), 2015, : 54 - 55
  • [10] A degradable NoC router for the improvement of fault-tolerant routing performance
    Fukushi, Masaru
    Katsuta, Toshihiro
    Kurokawa, Yota
    ARTIFICIAL LIFE AND ROBOTICS, 2020, 25 (02) : 301 - 307