The end of the CMOS roadmap - new landscape beyond

被引:12
|
作者
Risch, L [1 ]
机构
[1] Infineon Technol Corp Res, D-81730 Munich, Germany
来源
MATERIALS SCIENCE & ENGINEERING C-BIOMIMETIC AND SUPRAMOLECULAR SYSTEMS | 2002年 / 19卷 / 1-2期
关键词
MOSFET; silicon; CMOS; limits; single electron devices;
D O I
10.1016/S0928-4931(01)00419-2
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Reduction of feature sizes for semiconductor devices continues according to Moore's law in order to achieve higher integration densities, higher speed, lower power consumption and lower costs. The latest ITRS roadmap 99 describes in detail the target values for scaling of CMOS down to 35 nm in the year 2014, which is the mainstream technology for logic and memory. Many challenges have to be addressed for the CMOS nodes below 100 nm regarding lithography. metallisation, power dissipation, circuit design and also for the device, but this is more a performance issue than a limitation from basic physical laws. Therefore, novel architectures for MOSFETs are needed. to improve again the electrical characteristics and thus pave the way to much smaller transistors than expected in the past. The 25-nm CMOS seems to be feasible using very thin silicon substrates on insulator. Further improvements down to 10 nm are very likely with two gates for the control of the charge carriers. Thus, it is predicted that CMOS will not end with today's roadmap at 35 nm or even before, but will continue with non-bulk devices and fully depleted channels. Finally, these ultimate MOSFETs are compared with single electronics. Both have a similar device structure and seem to converge for nanometer channel length and width. But for circuit applications the small MOSFET operating with few electrons will be preferred, due to faster switching speed and less tolerances. (C) 2002 Elsevier Science B.V. All rights reserved.
引用
收藏
页码:363 / 368
页数:6
相关论文
共 50 条
  • [21] Physical and technological challenges of nanoelectronics devices for the end of the roadmap and beyond
    Deleonibus, S.
    de Salvo, B.
    Ernst, T.
    Faynot, O.
    Poiroux, T.
    Vinet, M.
    PROCEEDINGS OF THE 2007 INTERNATIONAL WORKSHOP ON THE PHYSICS OF SEMICONDUCTOR DEVICES: IWPSD-2007, 2007, : 16 - 21
  • [22] Roadmap to a New Economics: Beyond Capitalism and Socialism
    Eisler, Riane
    TIKKUN, 2009, 20 (06) : 17 - +
  • [23] New device architectures for nano-CMOS technology "walking" to end of the roadmap and the impact on RF/analog applications
    Huang, Ru
    EXTENDED ABSTRACTS 2008 INTERNATIONAL WORKSHOP ON JUNCTION TECHNOLOGY, 2008, : 7 - 7
  • [24] Green materials in semiconductors: perspective from the IRDS beyond-CMOS roadmap
    Ueda, Akiko
    Akinaga, Hiroyuki
    Agarwal, Sapan
    Hagmann, Joseph A.
    Das, Shamik
    Marinella, Matthew J.
    Chen, An
    NANOTECHNOLOGY, 2025, 36 (14)
  • [25] Roadmap for new practitioners to navigate the multiple myeloma landscape
    Tam, Tiffany
    Smith, Eric
    Lozoya, Evelyn
    Heers, Hayley
    Allred, P. Andrew
    HELIYON, 2022, 8 (09)
  • [26] A Defect Tolerant and Performance Tunable Gate Architecture for End-of-Roadmap CMOS
    Singh, Adit D.
    IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE VLSI SYSTEMS, PROCEEDINGS, 2009, : 422 - 422
  • [27] Tri-gate bulk MOSFET design for CMOS scaling to the end of the roadmap
    Sun, Xin
    Lu, Qiang
    Moroz, Victor
    Takeuchi, Hideki
    Gebara, Gabriel
    Wetzel, Jeffrey
    Ikeda, Shuji
    Shin, Changhwan
    Liu, Tsu-Jae King
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (05) : 491 - 493
  • [28] New silicon devices beyond CMOS
    Suzuki, E
    Ishii, K
    Sekigawa, T
    JOURNAL DE PHYSIQUE IV, 2002, 12 (PR3): : 27 - 30
  • [29] New frontiers: Beyond silicon CMOS
    Derbyshire, K
    SOLID STATE TECHNOLOGY, 1997, 40 (02) : 14 - 14
  • [30] A roadmap for nano-CMOS
    Iwai, Hiroshi
    ULSI PROCESS INTEGRATION 6, 2009, 25 (07): : 67 - 76