A 12x10 Gb/s fully integrated CMOS parallel optical receiver front-end amplifier array

被引:2
|
作者
Li ZhiQun [1 ]
Chen LiLi [1 ]
Li Wei [1 ]
Zhang Li [1 ]
机构
[1] Southeast Univ, Inst RF & OE ICs, Nanjing 210096, Jiangsu, Peoples R China
关键词
CMOS; parallel optical receiver; amplifier array; transimpedance amplifier; limiting amplifier; crosstalk; isolation structure; noise current; TRANSIMPEDANCE AMPLIFIER; LIMITING AMPLIFIER;
D O I
10.1007/s11432-011-4385-6
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presented a 12-channel parallel optical receiver front-end amplifier array design and realization in a low cost 0.18 A mu m CMOS technology. Each channel incorporated a transimpedance amplifier and a limiting amplifier. To meet the challenge for the design of high gain front-end amplifier at date rate of up to 10 Gb/s, an optimized circuit topology was proposed and some bandwidth extension technologies were adopted, including regulated cascode, shunt peaking, and active negative feedback. Against the power consumption, crosstalk and noise, some corresponding solutions were presented such as applying isolation structure for parallel amplifier array, and optimization of noise and circuit parameters for 10 Gb/s applications. The on-wafer measurements revealed that this chip's operation speed reached up to 10 Gb/s per channel, and 120 Gb/s with 12-channel in parallel operation. Consuming a DC power of 853 mW from a 1.8 V supply voltage, the chip exhibits a conversion gain of up to 92.6 dB Omega, and a -3 dB bandwidth of 8 GHz, the output swing and input sensitivity for a bit-error rate of 10(-12) at 10 Gb/s are 310 mV and 10 mVpp, respectively. The chip size is 1142 A mu mx3816 A mu m including on-wafer testing pads.
引用
收藏
页码:1415 / 1428
页数:14
相关论文
共 50 条
  • [31] A 90-dBΩ 10-Gb/s optical receiver analog front-end in a 0.18-μm CMOS technology
    Chen, Wei-Zen
    Lin, Da-Shin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (03) : 358 - 365
  • [32] 5 Gb/s Optical Receiver Analog Front-end Circuit Design
    Liu Shuaifeng
    Li Lei
    Liang Yuanjun
    Zhu Wenlong
    PROCEEDINGS OF 2009 INTERNATIONAL WORKSHOP ON INFORMATION SECURITY AND APPLICATION, 2009, : 683 - 685
  • [33] Design of Fully Integrated Receiver Front-End for VSAT Applications
    Wang, Ping-Yi
    Shen, Yun-Chun
    Chou, Min-Chih
    Chang, Yin-Cheng
    Wu, Te-Lin
    Chang, Da-Chiang
    Hsu, Shawn S. H.
    2015 IEEE 15TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS (SIRF), 2015, : 11 - 13
  • [34] Wideband CMOS RF Front-End Receiver with Integrated Filtering
    Araujo, Filipe
    Fernandes, Miguel D.
    Pinto, Joao
    Oliveira, Luis B.
    Oliveira, Joao P.
    2015 22ND INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2015, : 409 - 414
  • [35] INTEGRATED CMOS IMPULSE UWB RECEIVER FRONT-END DESIGN
    Miao, Meng
    Nguyen, Cam
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2009, 51 (11) : 2590 - 2595
  • [36] 30 Gb/s integrated receiver array for parallel optical interconnects
    Nguyen, Nga T. H.
    Ukaegbu, Ikechi A.
    Park, Hyo-Hoon
    JOURNAL OF ENGINEERING-JOE, 2019, 2019 (08): : 5375 - 5378
  • [37] A 2.5 Gbps CMOS optical receiver analog front-end
    Chen, WZ
    Lu, CH
    PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 359 - 362
  • [38] A 25.5mW 10Gb/s inductorless receiver with an adaptive front-end in 0.13 μm CMOS
    Monga, Sushrant
    Chatterjee, Shouri
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 431 - 436
  • [39] Design of an Analog Front-End Circuit for a 25Gb/s Optical Receiver in 40nm CMOS
    Xie S.
    Min C.
    Wei H.
    Mao L.
    Du Y.
    Tianjin Daxue Xuebao (Ziran Kexue yu Gongcheng Jishu Ban)/Journal of Tianjin University Science and Technology, 2020, 53 (12): : 1295 - 1300
  • [40] Analog Front-end for a 3 Gb/s POF Receiver
    Dong, Yunzhi
    Martin, Ken
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 197 - 200