Low-power design technique with ambipolar double gate devices

被引:0
|
作者
Jabeur, Kotb [1 ]
O'Connor, Ian [1 ]
Navarro, David [1 ]
Le Beux, Sebastien [1 ]
机构
[1] Ecole Cent Lyon, Lyon Inst Nanotechnol, F-69134 Ecully, France
关键词
Ambipolarity; Carbon Nanotubes; Reconfigurable Logic; Low-power design; four-terminal devices; ambipolar double-gate devices; FIELD-EFFECT TRANSISTORS; THRESHOLD;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ambipolar FETs with channels composed of carbon nanotubes, graphene or undoped silicon nanowires have a V-ds-dependent I-off, a source of high leakage, as well as a low V-TH, a source of high dynamic power. In this paper, we propose a circuit design technique to solve these issues for low-power logic circuits with ambipolar double-gate transistors, using the in-field controllability via the fourth device terminal. The approach is demonstrated for the complementary static logic design style. It dynamically lowers the dynamic power (short-circuit and capacitive) during the active mode and the static power during the inactive mode. We apply this approach in a simulation-based case study focused on Double Gate Carbon Nanotube FET (DG-CNTFET) technology. Compared to conventional structures, an average improvement of 3X in total power consumption was observed, with a decrease by a factor of 4X in short circuit power, and of 100X in static power (during the standby mode).
引用
收藏
页码:14 / 21
页数:8
相关论文
共 50 条
  • [31] LOW-POWER BIPOLAR TECHNIQUE BEGETS LOW-POWER LSI LOGIC
    XYLANDER, MP
    ELECTRONICS, 1972, 45 (16): : 80 - &
  • [32] Performance Tradeoffs in the Design of Low-Power SRAM Arrays for Implantable Devices
    Koppa, Santosh
    John, Eugene
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (01) : 18 - 27
  • [33] Design and simulation of a new QCA-based low-power universal gate
    Sadrarhami, Hamidreza
    Zanjani, S. Mohammadali
    Dolatshahi, Mehdi
    Barekatain, Behrang
    FRONTIERS IN COMPUTER SCIENCE, 2024, 6
  • [34] Double-Gate Junctionless GNRFETs Operating in the BTBT Regime: A Simple Design with Improved Performance for Low-Power Applications
    Tamersit, Khalil
    2021 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), 2021, : 291 - 294
  • [35] Face Processing on Low-Power Devices
    Ardizzone, Edoardo
    La Cascia, Marco
    Morana, Marco
    PROCEEDINGS OF THE 2009 FOURTH INTERNATIONAL CONFERENCE ON EMBEDDED AND MULTIMEDIA COMPUTING, 2009, : 186 - 191
  • [36] Test Strategies for Low-Power Devices
    Ravikumar, C. P.
    Hirech, M.
    Wen, X.
    JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (02) : 127 - 138
  • [37] CMOS multi-input gate implementations for low-power digital design
    Univ of Patras, Patras, Greece
    Int J Electron, 5 (641-653):
  • [38] ORGANICS BREAKTHROUGH INTO LOW-POWER DEVICES
    不详
    ELECTRONICS WORLD & WIRELESS WORLD, 1995, (1717): : 1010 - 1010
  • [39] Optimally designed moderately inverted double gate SOI MOSFETs for low-power RFICs
    Ghosh, Dipankar
    Parihar, Mukta Singh
    Armstrong, G. Alastair
    Kranti, Abhinav
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2012, 27 (12)
  • [40] A Novel Wireless Charging Technique for Low-Power Devices Based on Wiegand Transducer
    Iob, Federico
    Saggini, Stefano
    Ursino, Mario
    Takemura, Yasushi
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2023, 11 (01) : 372 - 383