A routability driven technology mapping algorithm for LUT based FPGA designs

被引:0
|
作者
Kao, CC [1 ]
Lai, YT [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 701, Taiwan
关键词
technology mapping; routability; min-cut; field programmable gate array;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a CAD technology mapping algorithm for LUT-based FPGAs. Since interconnections in an FPGA must be accomplished with limited routing resources, routability is the most important objective in a technology mapping algorithm. To optimize routability, the goal of the algorithm is the production of a design with a minimum interconnection. The Min-cut algorithm [1]-[3] is first used to partition a graph representing a Boolean network into clusters so that the total number of interconnections between clusters is minimum. To decrease further the number of interconnect ions needed, clusters are then merged into larger clusters by a pairing technique. This algorithm has been tested on the MCNC benchmark circuits. Compared with other LUT-based FPGA mapping algorithms, the algorithm produces better routability characteristics.
引用
收藏
页码:2690 / 2696
页数:7
相关论文
共 50 条
  • [41] Dual-Output LUT Merging during FPGA Technology Mapping
    Wang, Feng
    Zhu, Liren
    Zhang, Jiaxi
    Li, Lei
    Zhang, Yang
    Luo, Guojie
    2020 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED-DESIGN (ICCAD), 2020,
  • [42] Heuristic Performance Optimal and Power Conscious for K-LUT Based FPGA Technology Mapping
    Bucur, Ion
    Cupcea, Nicolae
    Surpateanu, Adrian
    Stefanescu, Costin
    Radulescu, Florin
    ADVANCES IN MANUFACTURING ENGINEERING, QUALITY AND PRODUCTION SYSTEMS, VOL I, 2009, : 182 - +
  • [43] LUT-BASED FPGA TECHNOLOGY MAPPING UNDER ARBITRARY NET-DELAY MODELS
    CONG, J
    DING, YZ
    GAO, T
    CHEN, KC
    COMPUTERS & GRAPHICS, 1994, 18 (04) : 507 - 516
  • [44] Probability-Based DSE of Approximated LUT-Based FPGA Designs
    Echavarria, Jorge
    Keszocze, Oliver
    Teich, Juergen
    PROCEEDINGS OF THE 2022 15TH IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE (DCAS 2022), 2022,
  • [45] Routability-Driven FPGA Placement Contest
    Yang, Stephen
    Gayasen, Aman
    Mulpuri, Chandra
    Reddy, Sainath
    Aggarwal, Rajat
    PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD'16), 2016, : 139 - 143
  • [46] Concurrent Timing Based and Routability Driven Depopulation Technique for FPGA Packing
    Pandit, Audip
    Easwaran, Lakshmi
    Akoglu, Ali
    PROCEEDINGS OF THE 2008 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, 2008, : 325 - 328
  • [47] Structural gate decomposition for depth-optimal technology mapping in LUT-based FPGA design
    Cong, J
    Hwang, YY
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 726 - 729
  • [48] PatRouter: An Optimal-Pattern-Oriented Routability-driven Routing Algorithm for FPGA
    Wu, Chen
    Li, Xuhui
    Wang, Qiang
    2024 INTERNATIONAL SYMPOSIUM OF ELECTRONICS DESIGN AUTOMATION, ISEDA 2024, 2024, : 433 - 438
  • [49] Improvements to technology mapping for LUT-based FPGAs
    Mishchenko, Alan
    Chatterjee, Satrajit
    Brayton, Robert K.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (02) : 240 - 253
  • [50] PARTITIONING COMBINATIONAL CIRCUITS FOR K-LUT BASED FPGA MAPPING
    Bucur, I. I.
    UNIVERSITY POLITEHNICA OF BUCHAREST SCIENTIFIC BULLETIN SERIES C-ELECTRICAL ENGINEERING AND COMPUTER SCIENCE, 2006, 68 (02): : 91 - 100