Establishing latch correspondence for embedded circuits of PowerPC® microprocessors

被引:0
|
作者
Anand, H [1 ]
Bhadra, J [1 ]
Sen, A [1 ]
Abadir, MS [1 ]
Davis, KG [1 ]
机构
[1] Freescale Semicond Inc, Austin, TX 78727 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a novel latch mapping methodology that judiciously leverages structural and functional analyses on digital sequential circuits. We make use of functional design constraints in a novel way to get latch correspondence information. For scanable latches we use a technique based on scan chain analysis to obtain latch correspondences. We also provide an effective heuristic for finding latch correspondences for latches (potentially non-scanable) in complex state machines having cyclic dependencies. Our methodology not only answers latch correspondence, but also provides polarity of the correspondence. This is a major advantage over earlier latch mapping algorithms. Experimental results obtained on embedded circuits from live PowerPC (R) 1 design projects have shown that our technique fares better than a leading vendor tool in mapping latches - in both quantitative (more latches mapped) and performance (time/memory used) aspects.
引用
收藏
页码:37 / 44
页数:8
相关论文
共 50 条
  • [41] An embedded PowerPC™ SOC for test and measurement applications
    Blaner, B
    Czenkusch, D
    Devins, R
    Stever, S
    13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 204 - 208
  • [42] PAT: State machine based approach to performance modeling for PowerPC(TM) microprocessors
    Kumar, A
    Waldecker, B
    1977 IEEE INTERNATIONAL PERFORMANCE, COMPUTING AND COMMUNICATIONS CONFERENCE, 1997, : 277 - 283
  • [43] A WIDE-BANDWIDTH LOW-VOLTAGE PLL FOR POWERPC(TM) MICROPROCESSORS
    ALVAREZ, J
    SANCHEZ, H
    GEROSA, G
    COUNTRYMAN, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (04) : 383 - 391
  • [44] CMOS HALF-LATCH CIRCUITS.
    Carlile, P.S.
    IBM technical disclosure bulletin, 1984, 27 (7 A):
  • [45] LATCH CIRCUITS INTERLOCK REMOTE SWITCHES ELECTRICALLY
    ELIAS, J
    ELECTRONICS, 1975, 48 (01): : 111 - 111
  • [46] LATCH-UP IN CMOS CIRCUITS - A REVIEW
    SANGIORGI, E
    FIEGNA, C
    MENOZZI, R
    SELMI, L
    RICCO, B
    EUROPEAN TRANSACTIONS ON TELECOMMUNICATIONS, 1990, 1 (03): : 337 - 349
  • [47] Double Node Upsets Hardened Latch Circuits
    Yuanqing Li
    Haibin Wang
    Suying Yao
    Xi Yan
    Zhiyuan Gao
    Jiangtao Xu
    Journal of Electronic Testing, 2015, 31 : 537 - 548
  • [48] Double Node Upsets Hardened Latch Circuits
    Li, Yuanqing
    Wang, Haibin
    Yao, Suying
    Yan, Xi
    Gao, Zhiyuan
    Xu, Jiangtao
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2015, 31 (5-6): : 537 - 548
  • [49] Implementation of embedded protocol isolation equipment based on PowerPC
    School of Electrical Engineering, Wuhan University, Wuhan 430072, China
    不详
    Dianli Zidonghua Shebei Electr. Power Autom. Equip., 2008, 9 (82-88):
  • [50] IBM SHEDS LIGHT ON EMBEDDED POWERPC 400 SERIES
    CHILD, J
    COMPUTER DESIGN, 1993, 32 (09): : 28 - 28