Probabilistic approach for yield analysis of dynamic logic circuits

被引:12
|
作者
Brusamarello, Lucas [1 ]
da Silva, Roberto [1 ]
Wirth, Gilson I. [2 ]
Reis, Ricardo A. L. [1 ]
机构
[1] Univ Fed Rio Grande do Sul, Inst Informat, BR-91501970 Porto Alegre, RS, Brazil
[2] Univ Fed Rio Grande do Sul, Dept Engn Eletr, BR-90035190 Porto Alegre, RS, Brazil
关键词
design for yield; Monte Carlo methods; probabilistic analysis; process variability; VLSI; yield estimation;
D O I
10.1109/TCSI.2008.918141
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In deep-submicrometer technologies, process variability challenges the design of high yield integrated circuits. While device critical dimensions and threshold voltage shrink, leakage currents drastically increase, threatening the feasibility of reliable dynamic logic gates. Electrical level statistical characterization of this kind of gates is essential for yield analysis of the entire die. This work proposes a yield model for dynamic logic gates based on error propagation using numerical methods. We study delay and contention time in the presence of process variability. The methodology is employed for yield analysis of two typical wide-NOR circuits: one with a static keeper and another without the keeper. Since we use a general numerical approach for the calculation of derivatives and error propagation, the proposed yield analysis methodology may he applied to a wide range of dynamic gates (for instance pre-charge dynamic gates using dynamic keeper). The proposed methodology results in errors less than 2% when compared to Monte Carlo simulation, while increasing computational efficiency tip to 100 x.
引用
收藏
页码:2238 / 2248
页数:11
相关论文
共 50 条
  • [21] RELIABILITY OF PROBABILISTIC LOGIC-CIRCUITS WITH RANDOM INPUTS
    AGGARWAL, KK
    MICROELECTRONICS AND RELIABILITY, 1976, 15 (06): : 627 - 628
  • [22] Designing logic circuits for probabilistic computation in the presence of noise
    Nepal, K
    Bahar, RI
    Mundy, J
    Patterson, WR
    Zaslavsky, A
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 485 - 490
  • [23] Probabilistic Maximum Error Modeling for Unreliable Logic Circuits
    Lingasubramanian, Karthikeyan
    Bhanja, Sanjukta
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 223 - 226
  • [24] An approach to predicting dynamic power dissipation of coupled interconnect network in dynamic CMOS logic circuits
    Huang, G
    Yang, HZ
    Luo, R
    Wang, H
    SCIENCE IN CHINA SERIES F, 2002, 45 (04): : 286 - 298
  • [25] A Systematic Approach to Modeling and Analysis of Transient Faults in Logic Circuits
    Miskov-Zivanov, Natasa
    Marculescu, Diana
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 408 - 413
  • [26] An approach to predicting dynamic power dissipation of coupled interconnect network in dynamic CMOS logic circuits
    黄刚
    杨华中
    罗嵘
    汪蕙
    ScienceinChina(SeriesF:InformationSciences), 2002, (04) : 286 - 298
  • [27] An approach to predicting dynamic power dissipation of coupled interconnect network in dynamic CMOS logic circuits
    Gang Huang
    Huazhong Yang
    Rong Luo
    Hui Wang
    Science in China Series F: Information Sciences, 2002, 45 (4): : 286 - 298
  • [28] Probabilistic Dynamic Logic of Phenomena and Cognition
    Vityaev, Evgenii
    Kovalerchuk, Boris
    Perlovsky, Leonid
    Smerdov, Stanislav
    2010 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS IJCNN 2010, 2010,
  • [29] Extending probabilistic dynamic epistemic logic
    Joshua Sack
    Synthese, 2009, 169 : 241 - 257
  • [30] Extending probabilistic dynamic epistemic logic
    Sack, Joshua
    SYNTHESE, 2009, 169 (02) : 241 - 257