Probabilistic approach for yield analysis of dynamic logic circuits

被引:12
|
作者
Brusamarello, Lucas [1 ]
da Silva, Roberto [1 ]
Wirth, Gilson I. [2 ]
Reis, Ricardo A. L. [1 ]
机构
[1] Univ Fed Rio Grande do Sul, Inst Informat, BR-91501970 Porto Alegre, RS, Brazil
[2] Univ Fed Rio Grande do Sul, Dept Engn Eletr, BR-90035190 Porto Alegre, RS, Brazil
关键词
design for yield; Monte Carlo methods; probabilistic analysis; process variability; VLSI; yield estimation;
D O I
10.1109/TCSI.2008.918141
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In deep-submicrometer technologies, process variability challenges the design of high yield integrated circuits. While device critical dimensions and threshold voltage shrink, leakage currents drastically increase, threatening the feasibility of reliable dynamic logic gates. Electrical level statistical characterization of this kind of gates is essential for yield analysis of the entire die. This work proposes a yield model for dynamic logic gates based on error propagation using numerical methods. We study delay and contention time in the presence of process variability. The methodology is employed for yield analysis of two typical wide-NOR circuits: one with a static keeper and another without the keeper. Since we use a general numerical approach for the calculation of derivatives and error propagation, the proposed yield analysis methodology may he applied to a wide range of dynamic gates (for instance pre-charge dynamic gates using dynamic keeper). The proposed methodology results in errors less than 2% when compared to Monte Carlo simulation, while increasing computational efficiency tip to 100 x.
引用
收藏
页码:2238 / 2248
页数:11
相关论文
共 50 条
  • [1] Yield analysis of logic circuits
    Appello, D
    Fudoli, A
    Giarda, K
    Gizdarski, E
    Mathew, B
    Tancorre, V
    22ND IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2004, : 103 - 108
  • [2] Probabilistic analysis of fault detection in complex logic circuits
    Fahmy, Hossam M.A.
    Abdel-Zaher, Tarek F.
    AEJ - Alexandria Engineering Journal, 1994, 33 (01):
  • [3] Reliability Analysis of Logic Circuits Using Probabilistic Techniques
    Grandhi, Satish
    Spagnol, Christian
    Popovici, Emanuel
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [4] The probabilistic logic for nanosize circuits
    Lu, Xiaojun
    Song, Xiaoyu
    Li, Jianping
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 263 - +
  • [5] Noise margin analysis for dynamic logic circuits
    Yang, SW
    Greenstreet, M
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 406 - 412
  • [6] Logic circuits dynamic parameters analysis methodology
    Galupa, Nicolae
    ELECTRICAL ENGINEERING, 2018, 100 (02) : 519 - 531
  • [7] Logic circuits dynamic parameters analysis methodology
    Nicolae Galupa
    Electrical Engineering, 2018, 100 : 519 - 531
  • [8] Probabilistic transfer matrices in symbolic reliability analysis of logic circuits
    Krishnaswamy, Smita
    Viamontes, George F.
    Markov, Igor L.
    Hayes, John P.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2008, 13 (01)
  • [9] Reliability Analysis of Logic Circuits Using Binary Probabilistic Transfer Matrix
    Zandevakili, Hamed
    Mahani, Ali
    Saneei, Mohsen
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [10] Understanding yield losses in logic circuits
    Appello, D
    Fudoli, A
    Girrda, K
    Tancorre, V
    Gizdarski, E
    Mathew, B
    IEEE DESIGN & TEST OF COMPUTERS, 2004, 21 (03): : 208 - 215