Device Scaling Considerations for Nanophotonic CMOS Global Interconnects

被引:36
|
作者
Manipatruni, Sasikanth [1 ]
Lipson, Michal [2 ,3 ]
Young, Ian A. [1 ]
机构
[1] Intel Corp, Components Res, Hillsboro, OR 97124 USA
[2] Cornell Univ, Sch Elect & Comp Engn, Ithaca, NY 14850 USA
[3] Kavli Inst Cornell, Ithaca, NY 14853 USA
关键词
Coupled resonators; integrated optics devices; integrated optoelectronic circuits; switching; SILICON ELECTROOPTIC SWITCH; HIGH-SPEED; WAVE-GUIDES; LOW-POWER; BANDWIDTH; PHOTODETECTORS; ELECTRONICS; TRANSCEIVER; TECHNOLOGY; COMPACT;
D O I
10.1109/JSTQE.2013.2239262
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We introduce an analytical framework to understand the path for scaling nanophotonic interconnects to meet the energy and footprint requirements of CMOS global interconnects. We derive the device requirements for sub-100 fJ/cm/bit interconnects including tuning power, serialization-deserialization energy, and optical insertion losses. Using CMOS with integrated nanophotonics as an example platform, we derive the energy/bit, linear, and areal bandwidth density of optical interconnects. We also derive the targets for device performance which indicate the need for continued improvements in insertion losses (<8 dB), laser efficiency, operational speeds (>40 Gb/s), tuning power (<100 mu W/nm), serialization-deserialization (<10 fJ/bit/Operation), and necessity for spectrally selective devices with wavelength multiplexing (>6 channels).
引用
收藏
页数:9
相关论文
共 50 条
  • [11] A Case for Handshake in Nanophotonic Interconnects
    Wang, Lei
    Jayabalan, Jagadish
    Ahn, Minseon
    Gu, Haiyin
    Yum, Ki Hwan
    Kim, Eun Jung
    IEEE 27TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM (IPDPS 2013), 2013, : 177 - 188
  • [12] Design considerations for CMOS near the limits of scaling
    Frank, DJ
    Taur, Y
    SOLID-STATE ELECTRONICS, 2002, 46 (03) : 315 - 320
  • [13] The Future of CMOS Scaling - Parasitics Engineering and Device Footprint Scaling
    Wong, H. -S. Philip
    Wei, Lan
    Deng, Jie
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 21 - 24
  • [14] "NEW AUTOMOTIVE" - CONSIDERATIONS FOR RELIABILITY, ROBUSTNESS AND RESILIENCE FOR CMOS INTERCONNECTS
    Weide-Zaage, Kirsten
    Fremont, Helene
    Hein, Verena
    2018 PAN PACIFIC MICROELECTRONICS SYMPOSIUM (PAN PACIFIC), 2018,
  • [15] Crosstalk Reduction by Voltage Scaling in Global VLSI Interconnects
    Kaushik, B. K.
    Sarkar, S.
    Agarwal, R. P.
    Joshi, R. C.
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2007, 2 (03): : 199 - 221
  • [16] Future Device Scaling - Beyond Traditional CMOS
    Tyagi, S.
    Auth, C.
    Ban, I.
    Chang, P.
    Chau, R.
    Ghani, T.
    Jan, C-H
    Kavalicros, J.
    Kuhn, K.
    Maiz, J.
    Mistry, K.
    Post, I.
    2009 2ND INTERNATIONAL WORKSHOP ON ELECTRON DEVICES AND SEMICONDUCTOR TECHNOLOGY, 2009, : 27 - +
  • [17] OPTIMIZATION AND SCALING OF CMOS-BIPOLAR DRIVERS FOR VLSI INTERCONNECTS.
    De Los Santos, Hector J.
    Hoefflinger, Bernd
    IEEE Transactions on Electron Devices, 1986, ED-33 (11) : 1722 - 1730
  • [18] Scaling scenario of multi-level interconnects for future CMOS LSI
    Yoshimura, H
    Asahi, Y
    Matsuoka, F
    2001 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2001, : 143 - 144
  • [19] Design of a Reconfigurable Receiver for Nanophotonic Interconnects
    Zohrei, Shayan
    Le Beux, Sebastien
    2022 20TH IEEE INTERREGIONAL NEWCAS CONFERENCE (NEWCAS), 2022, : 203 - 207
  • [20] Scaling and Pixel Crosstalk Considerations for CMOS Image Sensor
    JIN Xiang liang
    Semiconductor Photonics and Technology, 2003, (04) : 245 - 250