Capacitance multiplier with large multiplication factor, high accuracy, and low power and silicon area for floating applications

被引:7
|
作者
Padilla-Cantoya, Ivan [1 ]
Rizo-Dominguez, Luis [1 ]
Molinar-Solis, Jesus E. [2 ]
机构
[1] ITESO, DESI, Perifer Sur Manuel Gomez Morin 8585, Tlaquepaque, Jalisco, Mexico
[2] ITCG, Ave Tecnol 100, Ciudad Guzman, Jalisco, Mexico
来源
IEICE ELECTRONICS EXPRESS | 2018年 / 15卷 / 03期
关键词
analog integrated circuits; capacitance multipliers; FILTER; DESIGN;
D O I
10.1587/elex.15.20171191
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A capacitance multiplier with high accuracy and reduced power consumption and silicon area, is presented. It offers a scaling factor based on ratios of resistors that can be physically matched to reduce deviations due to fabrication process. Resistor ratios also offer the property to define large scaling factors without increasing power consumption or silicon area. It is based on a modified current-mode multiplication technique that scales voltage magnitude instead of internal devices of the current-providing device. Simulation results show scaling factors of 10, 100, 1 k and 10 k. Experimental testing shows the results of the implementation of the floating equivalent multiplier implemented in a notch RLC filter with a scaling factor of 1 k.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] A Low-Power, High-Accuracy Capacitance-to-Time Converter for Differential Capacitive Sensors
    Ogawa, Satomi
    2017 IEEE 8TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2017,
  • [42] A Variant of Long Multiplication Design with Low Power and Area Using Modified 7:3 Compressor for Biomedical Applications
    K. Gavaskar
    D. Malathi
    G. Ravivarma
    V. Krithika Devi
    M. Megala
    S. Megaraj Begam
    Wireless Personal Communications, 2022, 127 : 3299 - 3319
  • [43] A Variant of Long Multiplication Design with Low Power and Area Using Modified 7:3 Compressor for Biomedical Applications
    Gavaskar, K.
    Malathi, D.
    Ravivarma, G.
    Devi, V. Krithika
    Megala, M.
    Begam, S. Megaraj
    WIRELESS PERSONAL COMMUNICATIONS, 2022, 127 (04) : 3299 - 3319
  • [44] Fabrication of large area high density, ultra-low reflection silicon nanowire arrays for efficient solar cell applications
    Subramani Thiyagu
    B. Parvathy Devi
    Zingway Pei
    Nano Research, 2011, 4 : 1136 - 1143
  • [45] Fabrication of large area high density, ultra-low reflection silicon nanowire arrays for efficient solar cell applications
    Thiyagu, Subramani
    Devi, B. Parvathy
    Pei, Zingway
    NANO RESEARCH, 2011, 4 (11) : 1136 - 1143
  • [46] Low-power and high-speed shift-based multiplier for error tolerant applications
    Malek, Sami
    Abdallah, Sarah
    Chehab, Ali
    Elhajj, Imad H.
    Kayssi, Ayman
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 52 : 566 - 574
  • [47] High speed low power FEE for silicon detectors in nuclear physics applications
    Gomez-Galan, J. A.
    Lopez-Ahumada, R.
    Sanchez-Rodriguez, T.
    Sanchez-Raya, M.
    Jimenez, R.
    Martel, I.
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2013, 714 : 155 - 162
  • [48] Ultra Area Efficient Reversible Quantum Radix-2 Booth's Recoding Multiplier for Low Power Applications
    Talawar, Kaveri
    Hosamani, Poonam
    2014 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (IEEE ICCIC), 2014, : 919 - 922
  • [49] A low-power and low silicon area testable CMOS LNA dedicated to 802.15.4 sensor network applications
    Cimino, M.
    De Matos, M.
    Lapuyade, H.
    Taris, T.
    Deval, Y.
    Begueret, J-B.
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 383 - 386
  • [50] Low-Power, High-Speed, and Area-Efficient Multiplier Based on the PTL Logic Style
    Pan, Wanyuan
    Yu, Yihe
    Tang, Chengcheng
    Yin, Ningyuan
    Yu, Zhiyi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (07) : 3538 - 3542