Process Integration and Testing of TSV Si Interposers for 3D Integration Applications

被引:0
|
作者
Lannon, J., Jr. [1 ]
Hilton, A. [1 ]
Huffman, A. [1 ]
Lueck, M. [1 ]
Vick, E. [1 ]
Goodwin, S. [1 ]
Cunningham, G. [1 ]
Malta, D. [1 ]
Gregory, C. [1 ]
Temple, D. [1 ]
机构
[1] RTI Int, Res Triangle Pk, NC USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Two 3D Si interposer demonstration vehicles containing through-Si vias (TSVs) were successfully fabricated using integration of two different TSV formation and multilevel metallization (MLM) process modules. The first Si interposer vehicles were made with a dual damascene front-side MLM (5 levels), backside TSV (unfilled, vias-last), and backside metallization (2 levels) process sequence on standard thickness 6 '' wafers. The front-side MLM was comprised of 4 metal routing layers (2 mu m Cu with 2 mu m oxide interlayer dielectric) and 1 metal pad layer. Electrical yield as high as 100% was obtained on contact chain test structures containing 26,400 vias between the front-side MLM layers, while the average contact resistance between the dual damascene levels was < 4 m Omega per via. TSV dimensions of 100 and 80 mu m diameter and 6:1 aspect ratio were investigated. DRIE bottom clear process conditions were optimized for each via dimension to produce 100% yield on TSV contact chains with up to 540 vias. The optimized DRIE conditions also resulted in TSV resistance below 30 m Omega and sufficient TSV isolation resistance (> 100M Omega/via at 3.3V) for the target application. Functional testing of two die (4 cm x 3.7 cm die size) showed that 99% of the functional circuit path nets had acceptable continuity and isolation. The second Si interposer vehicles were fabricated using a vias-first TSV (filled, blind vias), wafer-level packaging (WLP) front-side MLM (2 levels), wafer thinning (via reveal), and WLP-MLM (1 level) process sequence on stock 6 '' wafers. Via dimensions for the vias-first interposers were 50 mu m diameter x 315 mu m depth or 80 mu m diameter x 315 mu m depth (6:1 or 4:1 aspect ratios). The front and backside MLM was formed with a 2 mu m Cu routing layer and one of two spin-on dielectrics (polyimide or ALX) for evaluation of polymer dielectric process compatibility with Cu-filled TSVs and thinned wafer processing. Details of the process modules and process integration required to realize the TSV Si interposers are described.
引用
收藏
页码:268 / 273
页数:6
相关论文
共 50 条
  • [21] Copper Through Silicon Via (TSV) for 3D integration
    Kothandaraman, C.
    Himmel, B.
    Safran, J.
    Golz, J.
    Maier, G.
    Farooq, M. G.
    Graves-Abe, T.
    Landers, W.
    Volant, R.
    Petrarca, K.
    Chen, F.
    Sullivan, T. D.
    LaRosa, G.
    Robson, N.
    Hannon, R.
    Iyer, S. S.
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [22] Experimental characterization of TSV liquid cooling for 3D integration
    Park, Manseok
    Kim, Sungdong
    Kim, Sarah Eunkyung
    2015 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE AND 2015 IEEE MATERIALS FOR ADVANCED METALLIZATION CONFERENCE (IITC/MAM), 2015, : 241 - 243
  • [23] Monolithic 3D Integration Process and Its Device Applications
    Choi, Changhwan
    6TH IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2022), 2022, : 76 - 78
  • [24] Thermal-Enhanced and Cost-Effective 3D IC Integration with TSV (Through-Silicon Via) Interposers for High-Performance Applications
    Lau, John H.
    Chan, Y. S.
    Lee, S. W. Ricky
    PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION 2010, VOL 4, 2012, : 149 - +
  • [25] Electrical Testing of Blind Through-Silicon Via (TSV) for 3D IC Integration
    Hung, Jui-Feng
    Lau, John H.
    Chen, Peng-Shu
    Wu, Shih-Hsien
    Lai, Shinn-Juh
    Li, Ming-Lin
    Sheu, Shyh-Shyuan
    Tzeng, Pei-Jer
    Lin, Zhe-Hui
    Ku, Tzu-Kun
    Lo, Wei-Chung
    Kao, Ming-Jer
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 564 - 570
  • [26] High-Throughput TSV Testing and Characterization for 3D Integration Using Thermal Mapping
    Dev, Kapil
    Woods, Gary
    Reda, Sherief
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [27] Integration of CNT in TSV (≤5 μm) for 3D IC Application and Its Process Challenges
    Ghosh, K.
    Yap, C. C.
    Tay, B. K.
    Tan, C. S.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [28] Co-process Technology of the TSV and Embedded IC for 3D heterogeneous IC Integration
    Yook, Jong-Min
    Kim, Seong-Ryul
    Lee, Won-Cheol
    Kim, Dong-Su
    Kim, Jun-Chul
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [29] Design for 3D integration and applications
    Franzon, Paul D.
    Davis, William Rhett
    Steer, Michael B.
    Hao, Hua
    Lipa, Steven
    Luniya, Sonali
    Mineo, Christopher
    Oh, Julie
    Sule, Ambirish
    Thorolfsson, Thor
    2007 INTERNATIONAL SYMPOSIUM ON SIGNALS, SYSTEMS AND ELECTRONICS, VOLS 1 AND 2, 2007, : 254 - 257
  • [30] TSV-Based Quartz Crystal Resonator Using 3D Integration and Si Packaging Technologies
    Shih, Jian-Yu
    Chen, Yen-Chi
    Chiang, Cheng-Hao
    Chiu, Chih-Hung
    Hu, Yu-Chen
    Lo, Chung-Lun
    Chang, Chi-Chung
    Chen, Kuan-Neng
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 599 - 604