Logic synthesis for large pass transistor circuits

被引:0
|
作者
Buch, P
Narayan, A
Newton, AR
SangiovanniVincentelli, A
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Pass transistor logic (PTL) can be a promising alternative to static CMOS for deep sub-micron design. In this work. rye motivate the need for CAD algorithm for PTL circuit design and propose decomposed BDDs as a suitable logic level representation for synthesis of PTL network. Decomposed BDDs can represent large, arbitrary functions as a multistage circuit and can exploit the natural, efficient mapping of a BDD to PTL. A comprehensive synthesis flow based on decomposed BDDs is outlined for PTL design. We show that the proposed approach allows us to make logic-level optimizations similar to the traditional multi-level network based synthesis flow for static CMOS, and also makes possible optimizations with a direct impact on area, delay and power of the final circuit implementation which do not have any equivalent in the traditional approach. We also present a set of heuristical algorithms to synthesize PTL circuits optimized for area, delay and power which are key to the proposed synthesis flow. Experimental results on ISCAS benchmark circuits show, that our technique yields PTL circuits with substantial improvements over static CMOS designs. In addition, to the best of our knowledge this is the first time PTL circuits have been synthesized for the entire ISCAS benchmark set.
引用
收藏
页码:663 / 670
页数:8
相关论文
共 50 条
  • [31] CMOS-based carbon nanotube pass-transistor logic integrated circuits
    Ding, Li
    Zhang, Zhiyong
    Liang, Shibo
    Pei, Tian
    Wang, Sheng
    Li, Yan
    Zhou, Weiwei
    Liu, Jie
    Peng, Lian-Mao
    NATURE COMMUNICATIONS, 2012, 3
  • [32] SC AND PASS TRANSISTOR COMBINED CIRCUITS
    HO, HL
    SMITH, KC
    ELECTRONICS LETTERS, 1990, 26 (12) : 769 - 770
  • [33] PASS-TRANSISTOR LOGIC DESIGN
    ALASSADI, W
    JAYASUMANA, AP
    MALAIYA, YK
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 70 (04) : 739 - 749
  • [34] DIFFERENTIAL PASS-TRANSISTOR LOGIC
    PASTERNAK, JH
    SALAMA, CAT
    IEEE CIRCUITS AND DEVICES MAGAZINE, 1993, 9 (04): : 23 - 28
  • [35] Pass transistor logic ALU design
    Wagiran, R
    Chong, AB
    Ahmad, I
    2002 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2002, : 475 - 479
  • [36] Buffer minimization in pass transistor logic
    Zhou, H
    Aziz, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (05) : 693 - 697
  • [37] Design of low power digital VLSI circuits based on a novel Pass-transistor Logic
    Song, MK
    Asada, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (11) : 1740 - 1749
  • [38] Leakage Reduction of Power-Gating Sequential Circuits Based on Complementary Pass-transistor Adiabatic Logic Circuits
    Zhang, Weiqiang
    Zhang, Yu
    Shi Xuhua
    Hu, Jianping
    2010 INTERNATIONAL CONFERENCE ON INNOVATIVE COMPUTING AND COMMUNICATION AND 2010 ASIA-PACIFIC CONFERENCE ON INFORMATION TECHNOLOGY AND OCEAN ENGINEERING: CICC-ITOE 2010, PROCEEDINGS, 2010, : 282 - 285
  • [39] Synthesis of double pass-transistor logic network applied to multiple-valued logic
    Department of Information and Electronic Engineering, Zhejiang University, Hangzhou 310027, China
    不详
    Zhejiang Daxue Xuebao (Gongxue Ban), 2007, 8 (1307-1311+1328):
  • [40] Single ended swing restoring pass transistor cells for logic synthesis and optimization
    Pihl, J
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A41 - A44