An interface circuit for a Josephson-CMOS hybrid digital system

被引:18
|
作者
Suzuki, M [1 ]
Maezawa, M [1 ]
Takato, H [1 ]
Nakagawa, H [1 ]
Hirayama, F [1 ]
Kiryu, S [1 ]
Aoyagi, M [1 ]
Sekigawa, T [1 ]
Shoji, A [1 ]
机构
[1] Electrotech Lab, Tsukuba, Ibaraki 3058568, Japan
关键词
D O I
10.1109/77.783738
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For broadband data communication between Josephson and CMOS digital systems, amplification of small Josephson-output signals and synchronization between the systems are important issues. We present an interface circuit for a Josephson-CMOS hybrid digital system. The interface circuit consists of a parallel-in-parallel-out (PIPO) circuit and built-in Josephson-MOS amplifiers. The PIPO circuit, implemented based on 4JL latching logic technology, performs synchronized data transfer between the Josephson and CMOS circuits. The Josephson-MOS amplifiers consists of stacked Josephson junctions (Suzuki stacks) and MOS inverters which are monolithically integrated on a chip. The circuits have been designed, fabricated and tested. We have successfully confirmed correct operation of the circuits.
引用
收藏
页码:3314 / 3317
页数:4
相关论文
共 50 条
  • [1] Interface circuit for a Josephson-CMOS hybrid digital system
    Suzuki, M.
    Maezawa, M.
    Takato, H.
    Nakagawa, H.
    Hirayama, F.
    Kiryu, S.
    Aoyagi, M.
    Sekigawa, T.
    Shoji, A.
    IEEE Transactions on Applied Superconductivity, 1999, 9 (2 III): : 3314 - 3317
  • [2] A SFQ-to-CMOS Interface Circuit Based on SiGe BiCMOS for Josephson-CMOS Hybrid System
    Chen, Zhichao
    Zhang, Xingyu
    You, Lixing
    Li, Lingyun
    JOURNAL OF LOW TEMPERATURE PHYSICS, 2025, : 196 - 208
  • [3] Josephson-CMOS hybrid memory with ultra-high-speed interface circuit
    Feng, YJ
    Meng, X
    Whiteley, SR
    Van Duzer, T
    Fujiwara, K
    Miyakawa, H
    Yoshikawa, N
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2003, 13 (02) : 467 - 470
  • [4] HYBRID JOSEPHSON-CMOS FIFO
    FELDMAN, AR
    VANDUZER, T
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1995, 5 (02) : 2648 - 2651
  • [5] Hybrid Josephson-CMOS FIFO
    Univ of California at Berkeley, Berkeley, United States
    IEEE Trans Appl Supercond, 2 pt 3 (2648-2651):
  • [6] New Josephson-CMOS Interface Amplifier
    Wei, Daniel
    Whiteley, Stephen R.
    Zheng, Lizhen
    Park, Heejoung
    Kim, Hoki
    Van Duzer, Theodore
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2011, 21 (03) : 805 - 808
  • [7] Josephson-CMOS Hybrid Memory With Nanocryotrons
    Tanaka, Masamitsu
    Suzuki, Masato
    Konno, Gen
    Ito, Yuki
    Fujimaki, Akira
    Yoshikawa, Nobuyuki
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2017, 27 (04)
  • [8] Hybrid Josephson-CMOS memory: a solution for the Josephson memory problem
    Van Duzer, T
    Feng, YJ
    Meng, XF
    Whiteley, SR
    Yoshikawa, N
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2002, 15 (12): : 1669 - 1674
  • [9] Investigation of robust CMOS amplifiers for Josephson-CMOS hybrid memories
    Jin, Hyunjoo
    Kuwabara, Keita
    Yamanashi, Yuki
    Yoshikawa, Nobuyuki
    SUPERCONDUCTIVITY CENTENNIAL CONFERENCE 2011, 2012, 36 : 229 - 234
  • [10] Hybrid Josephson-CMOS Memory in Advanced Technologies and Larger Sizes
    Liu, Q.
    Van Duzer, T.
    Fujiwara, K.
    Yoshikawa, N.
    7TH EUROPEAN CONFERENCE ON APPLIED SUPERCONDUCTIVITY (EUCAS'05), 2006, 43 : 1171 - 1174