Design and Implementation of High Performance Parallel CRC Architecture for Advanced Data Communication

被引:0
|
作者
Arifin, Md Mashrur [1 ]
Hasan, Md Tariq [1 ]
Islam, Md Tarikul [1 ]
Hasan, Md Almahmud [1 ]
Mondal, Himadri Shekhar [1 ]
机构
[1] Khulna Univ, Elect & Commun Engn Discipline, Khulna, Bangladesh
关键词
CRC; FPGA; Implementation; ERROR-CORRECTION;
D O I
10.1109/eict48899.2019.9068750
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Cyclic Redundancy Check (CRC) leverages to detect the error of digital data throughout generation, transmission, storage or processing. CRCs are widely used for being simple to execute in binary appliances, crafty to mathematical simulation as well as exclusively performance oriented at identifying generic deviation occured due to intrusion in communication channels. Commonly, hardware implementation of Cyclic Redundancy Check (CRC) computations rely on the Linear Feedback Shift Registers (LFSRs). LFSR framework processes bits serially that is one message bit per clock cycle but while considering high-speed data communications, serial implementation speed is significantly inadequate which causes delay. In this research, a hardware architecture is proposed for parallel computation. Its architecture is not polynomial dependent. After testing its functionality using ModelSim, it is implemented in Altera DE1 FPGA (Field Programmable Gate Array) board and analyzed using Quartus II, TimeQuest Timing Analyzer and Power Play Power Analyzer tools. It is found that the designed took 2771 LEs (Logical Elements), it has 102 pins and consumed 120.68 mW power. Functionality test and FPGA implementation showed that CRC was computed in single clock pulse of frequency of 23.71 MHz and its throughput is 1.656 Gbps. It can be configured for a different polynomial at any time externally. The focus of the research is to represent an efficient, better throughput along with compact systematic interpretation for parallel CRC hardware which will alleviate the flaws including the challenges of the existing CRC checker which will be prominent for next generation high speed communication.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] The Design and Implementation of Smart Grid High Volume Data Management Platform Architecture
    Yang, Zhihui
    Zhou, Qin
    Ma, Andy Guo
    Cheng, Peter Xiaopei
    Gao, Yan
    2014 IEEE PES INNOVATIVE SMART GRID TECHNOLOGIES CONFERENCE (ISGT), 2014,
  • [42] Design and Implementation of Low Power and Area Efficient Architecture for High Performance ALU
    Penchalaiah, Usthulamuri
    Kumar, V. G. Siva
    PARALLEL PROCESSING LETTERS, 2022, 32 (01N02)
  • [43] A/D Converter Circuit and Architecture Design for High-Speed Data Communication
    Murmann, Boris
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [44] An ATM multimedia architecture: design, implementation, and performance
    Zeadally, S
    JOURNAL OF HIGH SPEED NETWORKS, 1997, 6 (02) : 93 - 109
  • [45] PROTOCOL DESIGN FOR DATA COMMUNICATION NETWORK ARCHITECTURE
    ABE, T
    MASHIO, M
    NAKATA, H
    TAJIMA, T
    REVIEW OF THE ELECTRICAL COMMUNICATIONS LABORATORIES, 1979, 27 (5-6): : 312 - 337
  • [46] Workload-driven parallel architecture simulator: design and implementation
    Deng, Rangyu
    Xie, Lunguo
    Jisuanji Gongcheng/Computer Engineering, 1999, 25 (12): : 41 - 42
  • [47] The design and implementation of the massively parallel processor based on the matrix architecture
    Noda, Hideyuki
    Nakajima, Masami
    Dosaka, Katsumi
    Nakata, Kiyoshi
    Higashida, Motoki
    Yamamoto, Osamu
    Mizumoto, Katsuya
    Tanizaki, Tetsushi
    Gyohten, Takayuki
    Okuno, Yoshihiro
    Kondo, Hiroyuki
    Shimazu, Yukihiko
    Arimoto, Kazutami
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (01) : 183 - 192
  • [48] Design and implementation of HDTV encoder system with parallel processing architecture
    Xiong, HK
    Yu, SY
    Ye, W
    ICCS 2002: 8TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2002, : 722 - 726
  • [49] Design and implementation of advanced digital wireless communication systems
    Subramanian, R
    NINTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1996, : 322 - 322
  • [50] Design and implementation of Receiver for high Data Rate Fiber Channel Communication Protocol
    Samarth, K.
    Ananda, C. M.
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 1883 - 1888