Understanding the Degradation of 1.2-kV Planar-Gate SiC MOSFETs Under Repetitive Over-Load Current Stress

被引:7
|
作者
Yu, Hengyu [1 ]
Liang, Shiwei [1 ]
Wang, Jun [1 ]
Jiang, Xi [2 ]
Wang, Bo [1 ]
Yang, Yu [1 ]
Wang, Yuwei [1 ]
Chen, Yiqiang [3 ]
机构
[1] Hunan Univ, Coll Elect & Informat Engn, Changsha 410082, Peoples R China
[2] Xidian Univ, Guangzhou Inst Technol, Guangzhou 510555, Peoples R China
[3] Minist Ind & Informat Technol, Elect Res Inst 5, Sci & Technol Reliabil Phys & Applicat Elect Comp, Guangzhou 510610, Guangdong, Peoples R China
基金
中国博士后科学基金;
关键词
Conduction overcurrent; gate oxide degradation; reliability; repetitive overcurrent; silicon carbide (SiC) metal-oxide-semiconductor field-effect transistor (MOSFET); switching overcurrent; BIAS-TEMPERATURE INSTABILITIES; THRESHOLD-VOLTAGE INSTABILITY; LONG-TERM RELIABILITY;
D O I
10.1109/JESTPE.2021.3137154
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Silicon carbide (SiC) metal-oxide-semiconductor field-effect transistor (MOSFET) has superior performances in terms of high switching frequency and low power loss, but its widespread applications in markets have been partly hindered by its ruggedness and reliability. Overcurrent operation is a common phenomenon which causes overheat of power devices and further leads to degradation or even device failures in power electronic systems. However, in-depth degradation mechanism and limiting factors of repetitive overcurrent capability have not been comprehensively studied yet. In this article, we investigated the conduction and the switching overcurrent stress separately to figure out the roles of each operation processes in the degradation of 1.2-kV SiC planar-gate MOSFETs for the first time. It is observed that the conduction overcurrent stress causes a positive shift of threshold voltage, while the switching overcurrent stress leads to a negative shift of threshold voltage as well as larger gate leakage current. Electrons captured at the SiC/SiO2 interface may be the reason for the positive shift of threshold voltage, while the negative shift of threshold voltage may be due to the injection and accumulation of the holes into the gate oxide at HET and near-channel region. Both experimental results and simulation analysis show that the switching overcurrent stress plays a major role in the degradation of 1.2-kV SiC planar-gate MOSFETs under repetitive overcurrent stress. In addition, the influence of major limiting factors, including overcurrent level, overcurrent duration, and drain-source voltage, is also investigated to evaluate the reliability of SiC planar-gate MOSFETs under different overcurrent conditions, which will provide a useful guidance for dedicated design and utilization of SiC MOSFETs.
引用
收藏
页码:5070 / 5080
页数:11
相关论文
共 50 条
  • [21] Investigation on the Degradation Mechanism for SiC Power MOSFETs Under Repetitive Switching Stress
    Wei, Jiaxing
    Liu, Siyang
    Lou, Rongcheng
    Tang, Lizhi
    Ye, Ran
    Zhang, Long
    Zhang, Xiaobing
    Sun, Weifeng
    Bai, Song
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2021, 9 (02) : 2180 - 2189
  • [22] Gate Bias Dependence of $V_{TH}$ Degradation in Planar and Trench SiC MOSFETs Under Repetitive Short Circuit Tests
    Li, Yuan
    Zhou, Xintian
    Zhao, Yuanfu
    Jia, Yunpeng
    Hu, Dongqing
    Wu, Yu
    Zhang, Liqi
    Chen, Zibo
    Huang, Alex Q.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (05) : 2521 - 2527
  • [23] Behaviour of 1.2 kV SiC JBS diodes under repetitive high power stress
    Banu, V.
    Brosselard, P.
    Jorda, X.
    Montserrat, J.
    Godignon, P.
    Millan, J.
    MICROELECTRONICS RELIABILITY, 2008, 48 (8-9) : 1444 - 1448
  • [24] Degradation mechanisms for static and dynamic characteristics in 1.2 kV 4H-SiC MOSFETs under repetitive short-circuit tests
    Ji, Ying
    Zhao, Linna
    Yang, Shilong
    Lu, Cunli
    Gu, Xiaofeng
    Ng, Wai Tung
    SOLID-STATE ELECTRONICS, 2025, 226
  • [25] Gate Oxide Reliability of 1.2 kV and 6.5 kV SiC MOSFETs under Stair-Shaped Increase of Positive and Negative Gate Bias
    Boldyrjew-Mast, Roman
    Thiele, Sven
    Schoetter, Nora
    Basler, Thomas
    Lutz, Josef
    2021 33RD INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2021, : 243 - 246
  • [26] 1.2 kV 4H-SiC planar power MOSFETs with a low-K dielectric in central gate
    Liu, Dong
    Li, Mingyue
    Ou, Yangjie
    Lan, Zhong
    Tang, Maosen
    Wang, Weibo
    Hu, Xiarong
    IET Circuits, Devices and Systems, 2022, 16 (05): : 419 - 426
  • [27] 1.2 kV 4H-SiC planar power MOSFETs with a low-K dielectric in central gate
    Liu, Dong
    Li, Mingyue
    Ou, Yangjie
    Lan, Zhong
    Tang, Maosen
    Wang, Weibo
    Hu, Xiarong
    IET CIRCUITS DEVICES & SYSTEMS, 2022, 16 (05) : 419 - 426
  • [28] Investigation of Gate Leakage Current Behavior for Commercial 1.2 kV 4H-SiC Power MOSFETs
    Zhu, Shengnan
    Liu, Tianshi
    White, Marvin H.
    Agarwal, Anant K.
    Salemi, Arash
    Sheridan, David
    2021 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2021,
  • [29] Repetitive-avalanche-induced Electrical Degradation and Optimization for 1.2kV 4H-SiC MOSFETs
    Fu, Hao
    Wei, Jiaxing
    Liu, Siyang
    Wu, Wangran
    Sun, Weifeng
    2019 IEEE 26TH INTERNATIONAL SYMPOSIUM ON PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2019,
  • [30] Design and Optimization of 1.2-kV SiC Planar Inversion MOSFET Using Split Dummy Gate Concept for High-Frequency Applications
    Vudumula, Pavan
    Kotamraju, Siva
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (12) : 5266 - 5271