共 50 条
- [41] Failure Analysis of a 2.5D stacking using μ insert technology PROCEEDINGS OF THE 2013 20TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA 2013), 2013, : 427 - 432
- [42] Low COO PVD solutions addressing 2.5D and 3D TSV packaging challenges. 2012 35TH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM (IEMT), 2012,
- [43] 2.5D packaging solution - from concept to platform qualification 2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
- [44] 3D/2.5D Stacked IC Cost Modeling and Test Flow Selection 2014 9TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2014), 2014,
- [46] Technology Trends in 2.5D/3D Packaging and Heterogeneous Integration 2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
- [47] 2.5D and 3D Technology Challenges and Test Vehicle Demonstrations 2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1068 - 1076
- [48] Invited Talk 2.5D and 3D Technology Advancements for Systems 2013 IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES (WMED), 2013, : XIV - XV
- [49] 2.5D Chip TSV Open Failure Analysis by High Resolution Time-domain Reflectometry 2017 IEEE 19TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2017,
- [50] Process Integration of Solder bumps and Cu Pillar microbumps on 2.5D Fine Pitch TSV interposer PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 424 - 429