Configurable VLSI architecture for deblocking filter in H.264/AVC

被引:11
|
作者
Chen, Chung-Ming [1 ]
Chen, Chung-Ho [1 ,2 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 701, Taiwan
[2] Natl Cheng Kung Univ, Inst Comp & Commun Engn, Tainan 701, Taiwan
关键词
deblocking filter; H.264/AVC; video coding;
D O I
10.1109/TVLSI.2008.2000516
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we study and analyze the computational complexity of the deblocking filter in H.264/AVC baseline decoder based on SimpleScalar/ARM simulator. The simulation result shows that the memory reference, content activity check operations, and filter operations are known to be very time consuming in the decoder of this new video coding standard. In order to improve overall system performance, we propose a configurable, extensible, and synthesizable window-based processing architecture which simultaneously processes the horizontal filtering of vertical edge and vertical filtering of horizontal edge. As a result, the memory performance of the proposed architecture is improved by four times when compared to previous designs. Moreover, the system performance of our window-based architecture significantly outperforms the previous designs from 7 times to 20 times.
引用
收藏
页码:1072 / 1082
页数:11
相关论文
共 50 条
  • [21] Windows processing for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Chen, Chung-Ho
    Zeng, Jian-Ping
    Hsu, Wan-Chug
    Yu, Chao-Tang
    IECON 2006 - 32ND ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS, VOLS 1-11, 2006, : 3667 - +
  • [22] An efficient architecture of high-performance deblocking filter for H.264/AVC
    Lee, Seonyoung
    Cho, Kyeongsoon
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (06) : 1736 - 1739
  • [23] Parallel processing for deblocking filter in H.264/AVC
    Chen, CM
    Chen, CH
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON COMMUNICATIONS, INTERNET, AND INFORMATION TECHNOLOGY, 2005, : 188 - 191
  • [24] Fast Deblocking Filter Implementation Method and it's architecture for H.264/AVC
    Hayashi, Yoshinori
    Song, Tian
    Koeta, Eiji
    Shimamoto, Takashi
    ECTI-CON 2008: PROCEEDINGS OF THE 2008 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2008, : 465 - +
  • [25] A high throughput and data reuse architecture for H.264/AVC deblocking filter
    Chao, Yi-Chih
    Lin, Ji-Kun
    Yang, Jar-Ferr
    Liu, Bin-Da
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1260 - +
  • [26] A high-performance pipeline architecture for deblocking filter of H.264/AVC
    Chen, YanLing
    Huang, Liang
    Peng, Xiaoming
    Cao, Xixin
    IC-BNMT 2007: PROCEEDINGS OF 2007 INTERNATIONAL CONFERENCE ON BROADBAND NETWORK & MULTIMEDIA TECHNOLOGY, 2007, : 63 - 66
  • [27] An hardware efficient deblocking filter for H.264/AVC
    Cheng, CC
    Chang, TS
    ICCE: 2005 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2005, : 235 - 236
  • [28] An efficient architecture for adaptive deblocking filter of H.264/AVC video coding
    Sima, M
    Zhou, YH
    Zhang, W
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2004, 50 (01) : 292 - 296
  • [29] An efficient architecture of deblocking filter with high frame rate for H.264/AVC
    Lim, Yo-Han
    Min, Kyeong-Yuk
    Chong, Jong-Wha
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2006, 21 (07) : 599 - 607
  • [30] A NOVEL SCALABLE DEBLOCKING FILTER ARCHITECTURE FOR H.264/AVC AND SVC VIDEO CODECS
    Cervero, T.
    Otero, A.
    Lopez, S.
    De La Torre, E.
    Callico, G.
    Sarmiento, R.
    Riesgo, T.
    2011 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME), 2011,