A Compact Low-Power Mitchell-Based Error Tolerant Multiplier

被引:0
|
作者
Sultan, Aly [1 ]
Hassan, Ali H. [2 ]
Mostafa, Hassan [2 ,3 ]
机构
[1] AUC, Dept Elect & Commun Engn, New Cairo 11835, Egypt
[2] Cairo Univ, Elect & Commun Engn Dept, Giza 12613, Egypt
[3] Zewail City Sci & Technol, Nanotechnol & Nanoelect Program, Sheikh Zayed 12588, Egypt
关键词
approximate computing; approximate multiplier; low-power; truncation; error-tolerant; power-efficient;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power consumption is a crucial design aspect in multimedia and machine learning applications. Approximate computing offers an energy-efficient approach for both power reduction and area optimization. In this paper, a hybrid approximation methodology based on error tolerant multipliers (ETMs) is introduced. The proposed design splits the approximation process into two parts: (1) approximating the most significant bits (MSBs) using approximate logarithms and (2) approximating the least significant bits (LSBs) using truncation. A prototype of the proposed multiplier is demonstrated with an image processing application (JPEG compression) using a Discrete Cosine Transform (DCT) where the power delay product (PDP) is improved by 1.9X. And the area utilization is reduced by 2.7X with only 20% reduction in the output image peak signal-to-noise ratio (PSNR).
引用
收藏
页码:130 / 133
页数:4
相关论文
共 50 条
  • [21] A Low-Power, High-Performance Approximate Multiplier with Configurable Partial Error Recovery
    Liu, Cong
    Han, Jie
    Lombardi, Fabrizio
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [22] A low-power multiplier with the spurious power suppression technique
    Chen, Kuan-Hung
    Chu, Yuan-Sun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (07) : 846 - 850
  • [23] Low-Cost Low-Power Bypassing-Based Multiplier Design
    Yan, Jin-Tai
    Chen, Zhi-Wei
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2338 - 2341
  • [24] Low-Power Low-Error Fixed-Width Multiplier Design for Digital Signal Processing
    Zhang, En-Hui
    Huang, Shih-Hsu
    2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2021,
  • [25] Low-power parallel multiplier with column bypassing
    Wen, MC
    Wang, SJ
    Lin, YN
    ELECTRONICS LETTERS, 2005, 41 (10) : 581 - 583
  • [26] Low-Power Area Efficient Reconfigurable Pipelined Two's Complement Multiplier with Reduced Error
    Sakthivel, R.
    Vanitha, M.
    Kittur, Harish M.
    GLOBAL TRENDS IN COMPUTING AND COMMUNICATION SYSTEMS, PT 1, 2012, 269 : 308 - +
  • [27] Low-Power Enhanced Error-Tolerant Adder for Medical Image Processing Subsystems
    Ravichandran, C. G.
    Venkateshbabu, S.
    JOURNAL OF MEDICAL IMAGING AND HEALTH INFORMATICS, 2016, 6 (06) : 1430 - 1434
  • [28] An Enhanced Low-Power High-Speed Adder For Error-Tolerant Application
    Zhu, Ning
    Goh, Wang Ling
    Yeo, Kiat Seng
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 400 - 403
  • [29] Soft Error-Tolerant and Highly Stable Low-Power SRAM for Satellite Applications
    Oh, Jong-Yeob
    Jo, Sung-Hun
    APPLIED SCIENCES-BASEL, 2025, 15 (01):
  • [30] Feedback-Based Low-Power Soft-Error-Tolerant Design for Dual-Modular Redundancy
    Li, Yan
    Li, Yufeng
    Jie, Han
    Hu, Jianhao
    Yang, Fan
    Zeng, Xuan
    Cockburn, Bruce
    Chen, Jie
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (08) : 1585 - 1589