Floorplan-aware application-specific network-on-chip topology synthesis using genetic algorithm technique

被引:4
|
作者
Lai, G. [1 ,2 ]
Lin, X. [1 ]
机构
[1] Sun Yat Sen Univ, High Educ Mega Ctr, Sch Informat Sci & Technol, Guangzhou 510006, Guangdong, Peoples R China
[2] Hanshan Normal Univ, Dept Math & Informat Technol, Chaozhou 521041, Peoples R China
来源
JOURNAL OF SUPERCOMPUTING | 2012年 / 61卷 / 03期
关键词
Application-specific NoC; Genetic algorithms; Network-on-chip (NoC); Topology synthesis; DESIGN; GENERATION;
D O I
10.1007/s11227-011-0599-z
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Communication plays a critical role in the design and performance of multi-core systems-on-chip (SoCs). Networks-on-chip (NoCs) have been proposed as a promising solution to complex on-chip communication problems. As regular NoC topologies are infeasible to satisfy the performance demand for application-specific NoC, customized topology synthesis is therefore desirable. However, NoC topology synthesis problem is an NP-hard problem. In this paper, we propose a suboptimal genetic-algorithm based technique to synthesize application-specific NoC topology with system-level floorplan awareness. The method minimizes the power consumption and router resources while satisfying latency and bandwidth performance constraints. We have evaluated the proposed technique by running a number of representative benchmark applications and the results indicate that our method generates approximate optimal topologies effectively and efficiently for all benchmarks under consideration.
引用
收藏
页码:418 / 437
页数:20
相关论文
共 50 条
  • [21] Routing Algorithm for Application-Specific Network-on-Chip with Irregular Core Sizes
    Anirudh, Grandhi Sai
    Soumya, J.
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 56 - 60
  • [22] POSEIDON: A Framework for Application-Specific Network-on-Chip Synthesis for Heterogeneous Chip Multiprocessors
    Kwon, Soohyun
    Pasricha, Sudeep
    Cho, Jeonghun
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 182 - 188
  • [23] Application-Specific Heterogeneous Network-on-Chip Design
    Demirbas, Dilek
    Akturk, Ismail
    Ozturk, Ozcan
    Gudukbay, Ugur
    COMPUTER JOURNAL, 2014, 57 (08): : 1117 - 1131
  • [24] Fast Energy Aware Application Specific Network-on-Chip Topology Generator
    Choudhary, Naveen
    Gaur, M. S.
    Laxmi, V.
    Singh, V.
    2010 IEEE 2ND INTERNATIONAL ADVANCE COMPUTING CONFERENCE, 2010, : 250 - +
  • [25] Application-Specific Network-on-Chip Synthesis: Cluster Generation and Network Component Insertion
    Zhong, Wei
    Yu, Bei
    Chen, Song
    Yoshimura, Takeshi
    Dong, Sheqin
    Goto, Satoshi
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 144 - 149
  • [26] Multi-Objective Tabu Search Based Topology Generation Technique For Application-Specific Network-on-Chip Architectures
    Tino, Anita
    Khan, Gul N.
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 479 - 484
  • [27] Fault-Tolerant Application-Specific Network-on-Chip
    Koupaei, Fathollah Karimi
    Khademzadeh, Ahmad
    Janidarmian, Majid
    WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2011, VOL II, 2011, : 734 - 738
  • [28] A Fault Tolerant Approach for Application-Specific Network-on-Chip
    Khoroush, Somayeh
    Reshadi, Midia
    2013 NORCHIP, 2013,
  • [29] Area-performance trade-off in floorplan generation of Application-Specific Network-on-Chip with soft cores
    Soumya, J.
    Tiwary, Srijan
    Chattopadhyay, Santanu
    JOURNAL OF SYSTEMS ARCHITECTURE, 2015, 61 (01) : 1 - 11
  • [30] HELIX: Design and Synthesis of Hybrid Nanophotonic Application-Specific Network-On-Chip Architectures
    Bahirat, Shirish
    Pasricha, Sudeep
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 91 - 98