Floorplan-aware application-specific network-on-chip topology synthesis using genetic algorithm technique

被引:4
|
作者
Lai, G. [1 ,2 ]
Lin, X. [1 ]
机构
[1] Sun Yat Sen Univ, High Educ Mega Ctr, Sch Informat Sci & Technol, Guangzhou 510006, Guangdong, Peoples R China
[2] Hanshan Normal Univ, Dept Math & Informat Technol, Chaozhou 521041, Peoples R China
来源
JOURNAL OF SUPERCOMPUTING | 2012年 / 61卷 / 03期
关键词
Application-specific NoC; Genetic algorithms; Network-on-chip (NoC); Topology synthesis; DESIGN; GENERATION;
D O I
10.1007/s11227-011-0599-z
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Communication plays a critical role in the design and performance of multi-core systems-on-chip (SoCs). Networks-on-chip (NoCs) have been proposed as a promising solution to complex on-chip communication problems. As regular NoC topologies are infeasible to satisfy the performance demand for application-specific NoC, customized topology synthesis is therefore desirable. However, NoC topology synthesis problem is an NP-hard problem. In this paper, we propose a suboptimal genetic-algorithm based technique to synthesize application-specific NoC topology with system-level floorplan awareness. The method minimizes the power consumption and router resources while satisfying latency and bandwidth performance constraints. We have evaluated the proposed technique by running a number of representative benchmark applications and the results indicate that our method generates approximate optimal topologies effectively and efficiently for all benchmarks under consideration.
引用
收藏
页码:418 / 437
页数:20
相关论文
共 50 条
  • [1] Floorplan-aware application-specific network-on-chip topology synthesis using genetic algorithm technique
    G. Lai
    X. Lin
    The Journal of Supercomputing, 2012, 61 : 418 - 437
  • [2] Low Power Low Latency Floorplan-aware Path Synthesis in Application-Specific Network-on-Chip Design
    Mukherjee, Priyajit
    Chattopadhyay, Santanu
    INTEGRATION-THE VLSI JOURNAL, 2017, 58 : 167 - 188
  • [3] An ILP-based Floorplan-aware Path Synthesis Technique for Application-Specific NoC Design
    Mukherjee, Priyajit
    Chattopadhyay, Santanu
    2016 3RD INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN INFORMATION TECHNOLOGY (RAIT), 2016, : 543 - 548
  • [4] Topology-Aware Floorplanning for 3D Application-Specific Network-on-Chip Synthesis
    Huang, Bo
    Chen, Song
    Zhong, Wei
    Yoshimura, Takeshi
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1732 - 1735
  • [5] Floorplanning and Topology Generation for Application-Specific Network-on-Chip
    Yu, Bei
    Dong, Sheqin
    Chen, Song
    Goto, Satoshi
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 527 - +
  • [6] A Topology optimization Method of Application-specific Network-on-Chip
    Lai, Guoming
    Lin, Xiaola
    ADVANCED MATERIALS AND ENGINEERING MATERIALS, PTS 1 AND 2, 2012, 457-458 : 905 - +
  • [7] An Application-Specific Buffer Allocation Algorithm for Network-on-Chip
    Yin, Yaming
    Chen, Shuming
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 439 - 442
  • [8] Application-specific topology generation algorithms for network-on-chip design
    Tosun, S.
    Ar, Y.
    Ozdemir, S.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (05): : 318 - 333
  • [9] An application-specific buffer allocation algorithm for network-on-chip
    Yin, Ya-Ming
    Chen, Shu-Ming
    Sun, Shu-Wei
    Wang, Yao-Hua
    Guofang Keji Daxue Xuebao/Journal of National University of Defense Technology, 2009, 31 (05): : 44 - 49
  • [10] Genetic Algorithm Based Topology Generation for Application Specific Network-on-Chip
    Choudhary, Naveen
    Gaur, M. S.
    Laxmi, V.
    Singh, V.
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3156 - 3159