Field-programmable gate array-based hardware architecture for high-speed camera with KAI-0340 CCD image sensor

被引:0
|
作者
Wang Hao [1 ]
Yan Su [1 ]
Zhou Zuofeng [1 ]
Cao Jianzhong [1 ]
Yan Aqi [1 ]
Tang Liniao [1 ]
Lei Yangjie [1 ]
机构
[1] Chinese Acad Sci, Xian Inst Opt & Precis Mech, Xian 710119, Peoples R China
关键词
High-speed camera; Color demosaicing; Auto-exposure; FPGA;
D O I
10.1117/12.2033013
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
We present a field-programmable gate array (FPGA)-based hardware architecture for high-speed camera which have fast auto-exposure control and colour filter array (CFA) demosaicing. The proposed hardware architecture includes the design of charge coupled devices (CCD) drive circuits, image processing circuits, and power supply circuits. CCD drive circuits transfer the TTL (Transistor-Transistor-Logic) level timing Sequences which is produced by image processing circuits to the timing Sequences under which CCD image sensor can output analog image signals. Image processing circuits convert the analog signals to digital signals which is processing subsequently, and the TTL timing, auto-exposure control, CFA demosaicing, and gamma correction is accomplished in this module. Power supply circuits provide the power for the whole system, which is very important for image quality. Power noises effect image quality directly, and we reduce power noises by hardware way, which is very effective. In this system, the CCD is KAI-0340 which is can output 210 full resolution frame-per-second, and our camera can work outstandingly in this mode. The speed of traditional auto-exposure control algorithms to reach a proper exposure level is so slow that it is necessary to develop a fast auto-exposure control method. We present a new auto-exposure algorithm which is fit high-speed camera. Color demosaicing is critical for digital cameras, because it converts a Bayer sensor mosaic output to a full color image, which determines the output image quality of the camera. Complexity algorithm can acquire high quality but cannot implement in hardware. An low-complexity demosaicing method is presented which can implement in hardware and satisfy the demand of quality. The experiment results are given in this paper in last.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] Field-programmable gate array-based hardware architecture for image processing with complementary metal-oxide-semiconductor image sensor
    Ge, Zhiwei
    Yao, Suying
    Xu, Jiangtao
    JOURNAL OF ELECTRONIC IMAGING, 2010, 19 (03)
  • [2] Field-Programmable Gate Array-Based Hardware Design of Optical Fiber Transducer Integrated Platform
    Chu, Kai-Chun
    Chang, Kuo-Chi
    Wang, Hsiao-Chuan
    Lin, Yuh-Chung
    Hsu, Tsui-Lien
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2020, 15 (05) : 663 - 671
  • [3] High-speed endless optical polarization stabilization using calibrated waveplates and field-programmable gate array-based digital controller
    Hidayat, Ariya
    Koch, Benjamin
    Zhang, Hongbin
    Mirvoda, Vitali
    Lichtinger, Manfred
    Sandel, David
    Noe, Reinhold
    OPTICS EXPRESS, 2008, 16 (23): : 18984 - 18991
  • [4] Image Correction Based on Field-Programmable Gate Array
    Mao, Xinrong
    Liu, Kaiming
    SSPS 2020: 2020 2ND SYMPOSIUM ON SIGNAL PROCESSING SYSTEMS, 2020, : 30 - 36
  • [5] Field-Programmable Gate Array-based fluxgate magnetometer with digital integration
    Butta, Mattia
    Janosek, Michal
    Ripka, Pavel
    JOURNAL OF APPLIED PHYSICS, 2010, 107 (09) : 1998
  • [6] Exploration of preprocessing architectures for field-programmable gate array-based thermal-visual smart camera
    Imran, Muhammad
    Rinner, Bernhard
    Zand, Sajjad Zandi
    O'Nils, Mattias
    JOURNAL OF ELECTRONIC IMAGING, 2016, 25 (04)
  • [7] A Very High Speed Field Programmable Gate Array-Based Sudoku Solver
    AlDahoul, Nouar
    Htike, Zaw Zaw
    Zarzar, Mouayad
    ADVANCED SCIENCE LETTERS, 2015, 21 (11) : 3510 - 3514
  • [8] Field-programmable gate array-based laboratory oriented to control theory courses
    Cruz-Miguel, Edson E.
    Rodriguez-Resendiz, Juvenal
    Garcia-Martinez, Jose R.
    Camarillo-Gomez, Karla A.
    Perez-Soto, Gerardo I.
    COMPUTER APPLICATIONS IN ENGINEERING EDUCATION, 2019, 27 (05) : 1253 - 1266
  • [9] Field-Programmable Gate Array Architecture for the Discrete Orthonormal Stockwell Transform (DOST) Hardware Implementation
    Valtierra-Rodriguez, Martin
    Contreras-Hernandez, Jose-Luis
    Granados-Lieberman, David
    Rivera-Guillen, Jesus Rooney
    Amezquita-Sanchez, Juan Pablo
    Camarena-Martinez, David
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2024, 14 (03)
  • [10] Monitoring field-programmable gate array-based processing engines of dependable computer systems
    Bartzoudis, N.
    Hopkins, A. B. T.
    McDonald-Maier, K. D.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (06): : 661 - 668