A Novel Soft Error Tolerant FPGA Architecture

被引:0
|
作者
Amagasaki, Motoki [1 ]
Nakamura, Yuji [1 ]
Teraoka, Takuya [1 ]
Iida, Masahiro [1 ]
Sueyoshi, Toshinori [1 ]
机构
[1] Kumamoto Univ, Grad Sch Sci & Technol, Chuo Ku, 2-39-1 Kurokami, Kumamoto 8608555, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to reaching the nanoscale transistor size, effect of single event upset (SEU) to the memory has become conspicuous. In small device geometries, a single particle strike might affect multiple adjacent cells in a memory array resulting in a multiple bit upset (MBU). Traditional fault tolerance technologies such as triple modular redundancy (TMR) and error correcting code (ECC) occupy the large area and have vulnerability to MBU. In this research, we propose DMR based error correct circuit and employ a combination of proposed circuit and the interleaving technique to mitigate MBU. In addition, we explain soft error simulator developed to calculate bit interleaving distance. The results show that the area of proposed circuit is the smallest when we compare the proposed circuit, ECC based error correct circuit and TMR. Simulation results show that the interleaving distance which can conceal all MBU patterns is 4.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] A Novel Hybrid Storage Architecture for Nonvolatile FPGA
    Li, Zewei
    Liu, Yongpan
    Yang, Huazhong
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [42] Soft-error reliable architecture for future microprocessors
    Gopalakrishnan, Shoba
    Singh, Virendra
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2019, 13 (03): : 233 - 242
  • [43] Soft Error Resilient VLSI Architecture for Signal Processing
    Alnajjar, Dawood
    Ko, Younghun
    Imagawa, Takashi
    Hiromoto, Masayuki
    Mitsuyama, Yukio
    Hashimoto, Masanori
    Ochi, Hiroyuki
    Onoye, Takao
    2009 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS 2009), 2009, : 183 - +
  • [44] A Novel Variation-Tolerant 4T-DRAM Cell With Enhanced Soft-Error Tolerance
    Ganapathy, Shrikanth
    Canal, Ramon
    Alexandrescu, Dan
    Costenaro, Enrico
    Gonzalez, Antonio
    Rubio, Antonio
    2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 472 - 477
  • [45] FPGA Implementation of a combined Hamming - AES error tolerant algorithm for on board satellite
    Mohamed, Samah
    Shehata, Khaled A.
    Issa, Hanady H.
    Shaker, Nabil Hamdy
    2015 World Congress on Information Technology and Computer Applications (WCITCA), 2015,
  • [46] Novel Error-Tolerant Voltage-Divider-Based Through-Silicon-Via Test Architecture
    Lee, Youngkwang
    Han, Donghyun
    Lee, Sooryeong
    Kang, Sungho
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (01) : 308 - 321
  • [47] Hardware -Efficient FPGA-Based. Approximate Multipliers for Error -Tolerant Computing
    Yao, Shangshang
    Zhang, Liang
    2022 21ST INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (ICFPT 2022), 2022, : 20 - 27
  • [48] Soft error tolerant Content Addressable Memories (CAMs) using error detection codes and duplication
    Maestro, Juan Antonio
    Reviriego, Pedro
    Baeg, Sanghyeon
    Wen, ShiJie
    Wong, Richard
    MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (08) : 1103 - 1107
  • [49] Mixed Error Correction Scheme and Its Design Optimization for Soft-Error Tolerant Datapaths
    Oh, Junghoon
    Kaneko, Mine
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 362 - 365
  • [50] A SOFT ERROR TOLERANT 12T HARDENED MEMORY CELL
    Sindhu, R. Devi
    Jayanthi, S.
    PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,