A high resolution Time-to-Digital Converter (TDC) based on self-calibrated Digital-to-Time Converter (DTC)

被引:0
|
作者
Ouyang, Tingbing [1 ]
Wang, Bo [1 ]
Gao, Lizhao [1 ]
Gu, Jiangtao [1 ]
Zhang, Chao [1 ]
机构
[1] Peking Univ, Shenzhen Grad Sch, Key Lab Integrated Microsyst, Shenzhen, Peoples R China
关键词
Time-to-Digital Converter (TDC); Digital-to-Time Converter (DTC); ruler DTC(RDTC); integral nonlinearity (INL); self-calibration;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Based on the parallel DTCs as delay cells, a 4-bit TDC with adjustable 0.7ps similar to 1.4ps resolution and 11ps similar to 22ps dynamic range is proposed in this paper. In this design, an extremely high resolution DTC is presented, achieving 15.6fs delay per LSB. By utilizing 16 DTCs which are adjusted to have the same time interval among two neighboring DTCs, a highly linear TDC is realized. To avoid the manual tuning, a self-calibration method is proposed, which allows for the calibration after the tape-out. The method utilizes a ruler DTC(RDTC) as the input signal of TDC to calibrate it. After self-calibration, the resolution of TDC is equal to the RDTC's delay step, so the resolution becomes adjustable by altering the RDTC's delay step. Setting the resolution at 1ps, the integral nonlinearity (INL) is 0.07LSB, the power consumption is 1.37mW at 50MHz with a 1.2V operating voltage and it occupies a core area of 0.018 mm(2) in 0.13um CMOS process.
引用
收藏
页码:675 / 678
页数:4
相关论文
共 50 条
  • [21] Algorithmic Time-to-Digital Converter
    Keranen, Pekka
    Kostamovaara, Juha
    2013 NORCHIP, 2013,
  • [22] A High-Resolution Time-to-Digital Converter Based on Parallel Delay Elements
    Yao, Chen
    Jonsson, Fredrik
    Chen, Jian
    Zheng, Li-Rong
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [23] A MULTIRANGE TIME-TO-DIGITAL CONVERTER
    ZINOV, VG
    MARIN, NA
    SELIKOV, AV
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1993, 36 (06) : 891 - 893
  • [24] A high-resolution DLL-based digital-to-time converter for DDS applications
    Baronti, F
    Fanucci, L
    Lunardini, D
    Roncella, R
    Saletti, R
    PROCEEDINGS OF THE 2002 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM & PDA EXHIBITION, 2002, : 649 - 653
  • [25] A MULTISTOP TIME-TO-DIGITAL CONVERTER
    FESTA, E
    SELLEM, R
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH, 1981, 188 (01): : 99 - 104
  • [26] A Self-Calibrating sub-picosecond resolution Digital-to-Time Converter
    Nagaraj, Geetha
    Miller, Scott
    Stengel, Bob
    Cafaro, Gio
    Gradishar, Tom
    Olson, Scott
    Hekmann, Ralf
    2007 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-6, 2007, : 2192 - +
  • [27] A BiCMOS time-to-digital converter with 30 ps resolution
    Räisänen-Ruotsalainen, E
    Rahkonen, T
    Kostamovaara, J
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 278 - 281
  • [28] A Digital PLL With a Stochastic Time-to-Digital Converter
    Kratyuk, Volodymyr
    Hanumolu, Pavan Kumar
    Ok, Kerem
    Moon, Un-Ku
    Mayaram, Kartikeya
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (08) : 1612 - 1621
  • [29] Variation tolerant high resolution and low latency time-to-digital converter
    Henzler, S.
    Koeppe, S.
    Lorenz, D.
    Kamp, W.
    Kuenemund, R.
    Schmitt-Landsiedel, D.
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 194 - +
  • [30] A high-resolution and fast-conversion time-to-digital converter
    Hwang, CS
    Chen, PK
    Tsao, HW
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 37 - 40