A general and efficient clocking scheme for majority logic in quantum-dot cellular automata

被引:2
|
作者
Deng, Feifei [1 ]
Xie, Guangjun [1 ]
Cheng, Xin [1 ]
Zhang, Yongqiang [1 ]
机构
[1] Hefei Univ Technol, Sch Elect Sci & Appl Phys, Hefei 230009, Peoples R China
关键词
Majority gate; Clocking scheme; Feedback path; Quantum-dot cellular automata; DESIGN;
D O I
10.1016/j.mejo.2022.105544
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Quantum-dot cellular automata (QCA) is a nanotechnology with characteristics of high speed, high density, and low power consumption to be one of the strong alternatives to replace traditional CMOS in the future in theory. Its primitive is a majority gate, instead of AND/OR logic in CMOS, which can reduce the complexity of a system and thus its overhead. In this paper, a general and efficient clocking scheme to facilitate the design of circuits using majority gates in QCA is proposed as their scale extends. Each clock zone in this scheme is an octagon adjacent to the other three zones. This results in four input and two output directions in clock zones 0 and 2 to design circuits with majority gates, two input and four output directions in clock zones 1 and 3 to improve the flexibility of circuit routing. Besides, this scheme utilizes the flexible feedback paths for sequential circuits, equivalent clock zones, and elastic QCA wires for efficiently wiring circuits. This paper then takes a one-bit full adder and an SR-latch as examples to show the generality and efficiency of the proposed clocking scheme in designing combinational and sequential circuits, respectively. An arithmetic unit is also taken as an example to illustrate its high expansibility in designing larger circuits. Experimental results show that the proposed clocking scheme is more suitable for QCA circuit design in contrast to previous clocking schemes.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] CFE: a convenient, flexible, and efficient clocking scheme for quantum-dot cellular automata
    Deng, Feifei
    Xie, Guangjun
    Cheng, Xin
    Zhang, Zhang
    Zhang, Yongqiang
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (01) : 88 - 92
  • [2] Quantum-dot Cellular Automata Latches for Reversible Logic Using Wave Clocking Scheme
    Banik, Debajyoty
    Rahaman, Hafizur
    IETE JOURNAL OF RESEARCH, 2023, 69 (01) : 309 - 324
  • [3] Majority logic gate for magnetic quantum-dot cellular automata
    Imre, A
    Csaba, G
    Ji, L
    Orlov, A
    Bernstein, GH
    Porod, W
    SCIENCE, 2006, 311 (5758) : 205 - 208
  • [4] Quantum-dot cellular automata: Line and majority logic gate
    Snider, Gregory L.
    Orlov, Alexei O.
    Amlani, Islamshah
    Bernstein, Gary H.
    Lent, Craig S.
    Merz, James L.
    Porod, Wolfgang
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 1999, 38 (12 B): : 7227 - 7229
  • [5] Quantum-dot cellular automata: Line and majority logic gate
    Snider, GL
    Orlov, AO
    Amlani, I
    Bernstein, GH
    Lent, CS
    Merz, JL
    Porod, W
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1999, 38 (12B): : 7227 - 7229
  • [6] On the reliability of majority logic structure in quantum-dot cellular automata
    Sen, Bibhash
    Sahu, Yashraj
    Mukherjee, Rijoy
    Nath, Rajdeep Kumar
    Sikdar, Biplab K.
    MICROELECTRONICS JOURNAL, 2016, 47 : 7 - 18
  • [7] Clocking of molecular quantum-dot cellular automata
    Hennessy, K
    Lent, CS
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2001, 19 (05): : 1752 - 1755
  • [8] An Optimized Clocking Scheme for Nanoscale Quantum-dot Cellular Automata Circuit
    Wang, Lei
    Xie, Guangjun
    Zhu, Renjun
    Yu, Chen
    2019 14TH ANNUAL IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS (IEEE-NEMS 2019), 2019, : 336 - 341
  • [9] An Optimized Majority Logic Synthesis Methodology for Quantum-Dot Cellular Automata
    Kong, Kun
    Shang, Yun
    Lu, Ruqian
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2010, 9 (02) : 170 - 183
  • [10] Bennett clocking of quantum-dot cellular automata and the limits to binary logic scaling
    Lent, Craig S.
    Liu, Mo
    Lu, Yuhui
    NANOTECHNOLOGY, 2006, 17 (16) : 4240 - 4251