Design for soft error mitigation

被引:236
|
作者
Nicolaidis, M [1 ]
机构
[1] iROC Technol, Santa Clara, CA 95054 USA
关键词
alpha particles; atmospheric neutrons; design for reliability; design for soft error mitigation; fault tolerant design; nanometric technologies; single-event transients; single-event upsets; soft errors;
D O I
10.1109/TDMR.2005.855790
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In nanometric technologies, circuits are increasingly sensitive to various kinds of perturbations. Soft errors, a concern for space applications in the past, became a reliability issue at ground level. Alpha particles and atmospheric neutrons induce single-event upsets (SEU), affecting memory cells, latches, and Hip-flops, and single-event transients (SET), initiated in the combinational logic and captured by the latches and flip-flops associated to the outputs of this logic. To face this challenge, a designer must dispose a variety of soft error mitigation schemes adapted to various circuit structures, design architectures, and design constraints. In this paper, we describe various SEU and SET mitigation schemes that could help the designer meet her or his goals.
引用
收藏
页码:405 / 418
页数:14
相关论文
共 50 条
  • [1] Design of a novel soft error mitigation technique for reconfigurable architectures
    Baloch, S.
    Arslan, T.
    Stoica, A.
    2006 IEEE AEROSPACE CONFERENCE, VOLS 1-9, 2006, : 2588 - +
  • [2] Physical Design Methodologies for Soft Error Mitigation Using Redundancy
    Ramamurthy, Chandarasekaran
    Chellappa, Srivatsan
    Clark, Lawrence T.
    2015 15TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2015,
  • [3] Robust C-element design for soft-error mitigation
    Wey, I-Chyn
    Wu, Bing-Chen
    Peng, Chien-Chang
    Gong, Cihun-Siyong Alex
    Yu, Chang-Hong
    IEICE ELECTRONICS EXPRESS, 2015, 12 (10):
  • [4] Mitigation of Soft Error Rate using Design, Process and Material Improvements
    Chavali, Krishna Mohan
    2019 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP (IIRW), 2019, : 129 - 133
  • [5] SOFT ERROR MITIGATION IN MEMORY SYSTEM
    Julai, Norhuzaimin
    Kadir, Farhana Mohamad Abdul
    Suhaili, Shamsiah
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2023, 18 (02): : 862 - 879
  • [6] A Novel Co-Design Approach for Soft Error Mitigation for Embedded System
    Amutha, C.
    Ramya, M.
    Subashini, C.
    2012 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRICAL ENGINEERING AND ENERGY MANAGEMENT (ICETEEEM - 2012), 2012,
  • [7] Dependable System Design with Soft Error Mitigation Techniques in SRAM Based FPGAs
    Nidhin, T. S.
    Bhattacharyya, Anindya
    Behera, R. P.
    Jayanthi, T.
    Velusamy, K.
    2017 INNOVATIONS IN POWER AND ADVANCED COMPUTING TECHNOLOGIES (I-PACT), 2017,
  • [8] An Evolutionary Approach to the Soft Error Mitigation Technique for Cell-Based Design
    Park, Jong Kang
    Kim, Jong Tae
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2015, 15 (01) : 33 - 40
  • [9] Hybrid Lockstep Technique for Soft Error Mitigation
    Pena-Fernandez, M.
    Serrano-Cases, A.
    Lindoso, A.
    Cuenca-Asensi, S.
    Entrena, L.
    Morilla, Y.
    Martin-Holgado, Pedro
    Martinez-Alvarez, A.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2022, 69 (07) : 1574 - 1581
  • [10] Evaluating Soft Error Mitigation Trade-offs During Early Design Stages
    Qiu, Hao
    Lin, Bor-Tyng
    Olowogemo, Semiu A.
    Robinson, William H.
    Limbrick, Daniel B.
    ARCHITECTURE OF COMPUTING SYSTEMS (ARCS 2021), 2021, 12800 : 213 - 228