A Study in Functional Verification of ASIP

被引:0
|
作者
Xu, Jianzhou [1 ]
Su, Jinhai [1 ]
Dai, Zibin [1 ]
Li, Wei [1 ]
机构
[1] Zhengzhou Informat Sci & Technol Inst, Zhengzhou, Peoples R China
关键词
Application Specific Instruction-Set Processor (ASIP); component-level verification; instruction-level verification; prototype system verification; coverage;
D O I
10.4028/www.scientific.net/AMR.457-458.218
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Functional verification has become the bottleneck in designing of Application Specific Instruction-Set Processor (ASIP). The paper presents a functional verification methodology with great efficiency in designing of ASIP based on hardware structure and instruction-set, which is composed of the component-level verification, the instruction-level verification and the FPGA-based prototype system verification. Experimental results show the methodology has distinctly increased the coverage in the component-level verification and the instruction-level verification comparing with the traditional methodology.
引用
收藏
页码:218 / 224
页数:7
相关论文
共 50 条
  • [21] The Functional Verification of a Satellite Transponder
    Martins, Vinicius
    Guex, Jerson Paulo
    Montali, Luciana Shiroma
    Chau, Wang Jiang
    2018 IEEE 9TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2018, : 122 - 125
  • [22] AHB Interconnect - Functional Verification
    Cozma, Andrei
    Tapus, Nicolae
    ROMANIAN JOURNAL OF INFORMATION SCIENCE AND TECHNOLOGY, 2023, 26 (3-4): : 301 - +
  • [23] Functional Verification of DMA Controllers
    Michelangelo Grosso
    Wilson Javier Perez Holguin
    Danilo Ravotto
    Ernesto Sanchez
    Matteo Sonza Reorda
    Alberto Tonda
    Jaime Velasco Medina
    Journal of Electronic Testing, 2011, 27 : 505 - 516
  • [25] Automatic verification of functional programs
    Drobushevich, G.A.
    Zubovich, K.A.
    Cybernetics (English Translation of Kibernetika), 1991, 26 (04):
  • [26] Interpreter verification for a functional language
    Broy, M
    Hinkel, U
    Nipkow, T
    Prehofer, C
    Schieder, B
    FOUNDATIONS OF SOFTWARE TECHNOLOGY AND THEORETICAL COMPUTER SCIENCE, 1994, 880 : 77 - 88
  • [27] A heterogeneous functional verification platform
    Hekmatpour, A
    Alley, C
    Stempel, B
    Coulter, J
    Salehi, A
    Shafie, A
    Palenchar, C
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 63 - 66
  • [28] Functional Verification for FFT Cores
    Pachiana, Gabriel
    Agustin Rodriguez, J.
    Paolini, Eduardo E.
    PROCEEDINGS OF THE 2014 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA), 2014, : 95 - 100
  • [29] Planning for functional verification closure
    Salem, Mohamed
    Foster, Harry
    IDT 2007: SECOND INTERNATIONAL DESIGN AND TEST WORKSHOP, PROCEEDINGS, 2007, : XV - XVI
  • [30] Functional verification with embedded checkers
    Switzer, S
    Landoll, D
    Anderson, T
    SYSTEM-ON-CHIP METHODOLOGIES & DESIGN LANGUAGES, 2001, : 71 - 80