Implementation of CMOS Logic Circuits with Perfect Fault Detection Using Preservative Reversible Gates

被引:0
|
作者
Parvin, Sajjad [1 ]
Altun, Mustafa [1 ]
机构
[1] Istanbul Tech Univ, Dept Elect & Commun Engn, Istanbul, Turkey
关键词
CONCURRENT ERROR-DETECTION;
D O I
10.1109/iolts.2019.8854440
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In reversible circuits, a fault as a change in logic value at a circuit node always alters an output logic value, so observability of faults at the output is 100%. In other words, reversible circuits are latent-fault-free. Our motivation is to incorporate this unique feature of reversible circuits to design CMOS circuits having perfect or 100% Concurrent Error Detection (CED). For this purpose we propose a new, fault preservative, and reversible gate library called Even Target - Mixed Polarity Multiple Control Toffoli (ET-MPMCT). By using ET-MPCT, we ensure that the parity, even or odd, is preserved at all levels including the output level unless there is a faulty node. Our design strategy has two steps for a reversible function: 1) implement the reversible functions with the ET-MPMCT library; and 2) apply reversible-to-CMOS gate conversion. In case an irreversible function needs to he synthesized then its reversible form is used followed by the two design steps. As a result, we have come up with a CMOS circuit having 100% CED. The performance of our approach is compared with other CED schemes in the literature in terms of area, detection rate, and power consumption. Simulations are done with Cadence Genus tool using TSMC 0.18 mu m technology. Clearly, results are in favor of our proposed technique.
引用
收藏
页码:64 / 67
页数:4
相关论文
共 50 条
  • [31] Computational analysis and comparison of reversible gates for design and test of logic circuits
    Gaur, H. M.
    Singh, A. K.
    Mohan, A.
    Pradhan, D. K.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2019, 106 (11) : 1679 - 1693
  • [32] In-depth Comparative Analysis of Reversible Gates for Designing Logic Circuits
    Gaur, Hari Mohan
    Singh, Ashutosh Kumar
    Ghanekar, Umesh
    6TH INTERNATIONAL CONFERENCE ON SMART COMPUTING AND COMMUNICATIONS, 2018, 125 : 810 - 817
  • [33] Implementation of Reversible Logic Design in Nanoelectronics on Basis of Majority Gates
    Roohi, Arman
    Khademolhosseini, Hossein
    Sayedsalehi, Samira
    Navi, Keivan
    2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 1 - 6
  • [34] VLSI implementation of reversible logic gates cryptography with LFSR key
    Karunamurthi, Saranya
    Natarajan, Vijeyakumar Krishnasamy
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 69 : 68 - 78
  • [35] Design of Arithmetic Logic Unit using Reversible Logic Gates
    Priyanka, V
    Reddy, Narla Surendranath
    Jeevana, Gogineni
    Arab, Mohd Aftab
    2024 2ND WORLD CONFERENCE ON COMMUNICATION & COMPUTING, WCONF 2024, 2024,
  • [36] DETECTION OF MULTIPLE FAULTS USING SSFTS IN CMOS LOGIC-CIRCUITS
    TONG, CQ
    LU, D
    COMPUTERS & ELECTRICAL ENGINEERING, 1995, 21 (04) : 271 - 280
  • [37] Performance Estimation of Conventional and Reversible Logic Circuits using QCA Implementation Platform]
    Mahalakshmi, K. S.
    Hajeri, Shiva
    Jayashree, H., V
    Agrawal, Vinod Kumar
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [38] Design of a Compact Fault Tolerant Adder/Subtractor Circuits Using Parity Preserving Reversible Gates
    Sarker, Ankur
    Bose, Avishek
    Gupta, Shalini
    2014 17TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2014, : 1 - 7
  • [39] Design and implementation of reversible logic gates using silicene-based p–n junction logic devices
    Inderdeep Singh Bhatia
    Deep Kamal Kaur Randhawa
    Journal of Computational Electronics, 2021, 20 : 735 - 744
  • [40] Online Multiple Fault Detection in Reversible Circuits
    Farazmand, Navid
    Zamani, Masoud
    Tahoori, Mehdi B.
    2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 429 - 437