Performance modeling of a reconfigurable shared buffer for high-speed switch/router

被引:4
|
作者
Wu, Ling [1 ]
Li, Cheng [2 ]
机构
[1] Mem Univ Newfoundland, Inst Marine, St John, NF, Canada
[2] Mem Univ Newfoundland, Fac Engn, St John, NF, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1109/ICC.2008.1063
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Modern switches and routers require massive storage space to buffer packets. This becomes more significant as link speed increases and switch size grows. From the switch design and network traffic perspective, to minimize packet loss, the buffering resource allocated for each switch port is normally based on the worst case scenario, which is usually huge. However, under normal load conditions, the buffer utilization for such configuration is very low. Therefore, we propose a reconfigurable buffer sharing scheme, which is based on the hybrid SRAM/DRAM architecture and can flexibly adjust the buffering space for each port according to the traffic pattern and buffer saturation status. The target is to improve buffer utilization, while not posing much constraint on the buffer speed. In this paper, we study the performance of the proposed buffer sharing scheme using an iterative analytical model under uniform traffic. Performance under non-uniform traffic is studied through simulations. The simulation results fit well with those from the analytical model. Moreover, our results demonstrate that significant performance enhancement can be achieved by sharing the port buffering resources.
引用
收藏
页码:5674 / +
页数:2
相关论文
共 50 条
  • [31] A HIGH-SPEED, RECONFIGURABLE FUZZY CONTROLLER
    GUO, SW
    PETERS, L
    IEEE MICRO, 1995, 15 (06) : 65 - 65
  • [32] A HIGH-SPEED BICMOS TRISTATE BUFFER
    KUO, JB
    LIAO, HJ
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1993, 40 (07): : 440 - 443
  • [33] Design and implementation of a high-speed reconfigurable
    Li, Wei
    Dai, Zi-Bin
    Meng, Tao
    Ren, Qiao
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 177 - 180
  • [34] HIGH-SPEED BUFFER VOLTAGE FOLLOWER
    PRAVDIN, VL
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1989, 32 (02) : 409 - 410
  • [35] A high-speed router featuring minimal delay variation
    Collier, M
    2001 IEEE WORKSHOP ON HIGH PERFORMANCE SWITCHING AND ROUTING, 2001, : 312 - 316
  • [36] High performance computing over switch-based high-speed networks
    Hsieh, J
    Du, DHC
    WORKSHOP ON HIGH PERFORMANCE COMPUTING AND GIGABIT LOCAL AREA NETWORKS, 1997, 226 : 28 - 49
  • [37] PA3-HS high-speed router
    不详
    ASSEMBLY AUTOMATION, 1995, 15 (02) : 46 - 46
  • [38] Performance Evaluation of a Hybrid Buffer-Based Optical Packet Switch Router
    Shukla V.
    Sharma N.
    Choubey D.K.
    Journal of Optical Communications, 2023, 44 (s1)
  • [39] HIGH-SPEED NETWORKING - PERFORMANCE SIMULATION MODELING AND APPLICATIONS
    OBAIDAT, MS
    SIMULATION, 1995, 64 (01) : 4 - 6
  • [40] Modeling and analysis of OS performance in high-speed networks
    Salah, K
    El-Badawi, K
    CIC'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMMUNICATIONS IN COMPUTING, 2003, : 249 - 255