Design of two Low-Power full adder cells using GDI structure and hybrid CMOS logic style

被引:47
|
作者
Foroutan, Vahid [1 ]
Taheri, MohammadReza [1 ]
Navi, Keivan [2 ]
Mazreah, Arash Azizi [3 ]
机构
[1] Islamic Azad Univ, Sci & Res Branch, Dept Comp Engn, Tehran, Iran
[2] Shahid Beheshti Univ, Fac Elect & Comp Engn, Tehran, Iran
[3] Islamic Azad Univ, Sirjan Branch, Tehran, Iran
关键词
Ultra Low-Power; GDI; Hybrid CMOS logic style; Full adder; XOR;
D O I
10.1016/j.vlsi.2013.05.001
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Full adder is one of the most important digital components for which many improvements have been made to improve its architecture. In this paper, we present two new symmetric designs for Low-Power full adder cells featuring GDI (Gate-Diffusion Input) structure and hybrid CMOS logic style. The main design objectives for these adder modules are not only providing Low-Power dissipation and high speed but also full-voltage swing. In the first design, hybrid logic style is employed. The hybrid logic style utilizes different logic styles in order to create new full adders with desired performance. This provides the designer with a higher degree of design freedom to target a wide range of applications, hence reducing design efforts. The second design is based on a different new approach which eliminates the need of XOR/XNOR gates for designing full adder cell and also by utilizing GDI (Gate-Diffusion-Input) technique in its structure, it provides Ultra Low-Power and high speed digital component as well as a full voltage swing circuit. Many of the previously reported adders in literature suffered from the problems of low-swing and high noise when operated at low supply voltages. These two new designs successfully operate at low voltages with tremendous signal integrity and driving capability. In order to evaluate the performance of the two new full adders in a real environment, we incorporated two 16-bit ripple carry adders (RCA). The studied circuits are optimized for energy efficiency at 0.13 mu m and 90 nm PD SOI CMOS process technology. The comparison between these two novel circuits with standard full adder cells shows excessive improvement in terms of Power, Area, Delay and Power-Delay-Product (PDP). (C) 2013 Elsevier B.V. All rights reserved.
引用
收藏
页码:48 / 61
页数:14
相关论文
共 50 条
  • [41] Design and analysis of a novel low-power and energy-efficient 18T hybrid full adder
    Amini-Valashani, Majid
    Ayat, Mehdi
    Mirzakuchaki, Sattar
    MICROELECTRONICS JOURNAL, 2018, 74 : 49 - 59
  • [42] Full-Swing Gate Diffusion Input logic-Case-study of low-power CLA adder design
    Morgenshtein, Arkadiy
    Yuzhaninov, Viacheslav
    Kovshilovsky, Alexey
    Fish, Alexander
    INTEGRATION-THE VLSI JOURNAL, 2014, 47 (01) : 62 - 70
  • [43] A low-power high-speed hybrid multi-threshold full adder design in CNFET technology
    Maleknejad, Mojtaba
    Mohammadi, Somayyeh
    Mirhosseini, Seyed Mostafa
    Navi, Keivan
    Naji, Hamid Reza
    Hosseinzadeh, Mehdi
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (03) : 1257 - 1267
  • [44] Low-Power High-Performance Logic Style for Low-Voltage CMOS Technologies
    Bozorgzadeh, Bardia
    Zhian-Tabasy, Ehsan
    Afzali-Kusha, Ali
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 280 - 283
  • [45] Low-power, low-noise adder design with pass-transistor adiabatic logic
    Mahmoodi-Meimand, H
    Afzali-Kusha, A
    ICM 2000: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2000, : 61 - 64
  • [46] Design and Analysis of FIR Filters Using Low Power Multiplier and Full Adder Cells
    Kiruthika, S.
    Starbino, A. Vimala
    2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,
  • [47] A New Low-Power Full-Adder Cell For Low Voltage Using CNTFETs
    Jttendra, K. S.
    Srirtivasulu, Avireni
    Singh, Brahrnadeo Prasad
    PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON ELECTRONICS, COMPUTERS AND ARTIFICIAL INTELLIGENCE - ECAI 2017, 2017,
  • [48] High Performance and Power Efficient 32-bit Carry Select Adder using Hybrid PTL/CMOS Logic Style
    Suri, Lakshay
    Lamba, Devesh
    Kritarth, Kunwar
    Sharma, Geetanjali
    2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 765 - 768
  • [49] On the Design of New Low-Power CMOS Standard Ternary Logic Gates
    Doostaregan, Akbar
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Hashemipour, Omid
    15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 115 - 120
  • [50] Multi-Threshold Voltage CMOS Design for Low-Power Half Adder Circuit
    Kushwah, Preeti
    Khandelwal, Saurabh
    Akashe, Shyam
    INTERNATIONAL JOURNAL OF NANOSCIENCE, 2015, 14 (5-6)