Design of low-power hybrid digital pulse width modulator with piecewise calibration scheme

被引:1
|
作者
Zhen, Shaowei [1 ]
Hou, Sijian [1 ]
Gan, Wubing [1 ]
Chen, Jingbo [1 ]
Luo, Ping [1 ]
Zhang, Bo [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Sichuan, Peoples R China
关键词
DPWM; nonlinearity; switching converter; digital DC-DC converter; piecewise calibration; SWITCHING FREQUENCY; RESOLUTION; DELAY; DPWM; PWM;
D O I
10.1080/00207217.2015.1020883
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-power hybrid digital pulse width modulator (DPWM) is proposed in the paper. Owing to the piecewise calibration scheme, the delay time of delay line is locked to target frequency. The delay line consists of two piecewise lines with different control codes. The delay time of each cell in one sub-delay-line is longer than the last significant bit (LSB) of DPWM, while the delay time of each cell in the other sub-delay-line is shorter than LSB. Optimum linearity is realised with minimum standard cells. Simulation results show that the differential nonlinearity and integral nonlinearity are improved from 5.1 to 0.4 and from 5 to 1.3, respectively. The DPWM is fully synthesised and fabricated in a 90-nm CMOS process. The proposed DPWM occupies a silicon area of 0.01mm(2), with 31.5 mu w core power consumption. Experimental results are shown to demonstrate the 2-MHz, 10-bit resolution implementation. Pulse width histogram is firstly introduced to characterise the linearity of the DPWM.
引用
收藏
页码:2127 / 2141
页数:15
相关论文
共 50 条
  • [1] A segmented digital pulse width modulator with self-calibration for low-power SMPS
    Trescases, Olivier
    Wei, Guowen
    Ng, Wai Tung
    2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 367 - 370
  • [2] Low-Power Design of Hybrid Digital Impedance Calibration For Process, Voltage, Temperature Compensations
    Fang, Yuan
    Muhammad, Uzair
    Jaiswal, Ashok
    Hofmann, Klaus
    2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 37 - 40
  • [3] A Low-Power Clock-Less Pulse Width Modulator Architecture for Smart Imaging
    Alberini, Giacomo
    Gottardi, Massimo
    Massari, Nicola
    Passerone, Roberto
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (01) : 118 - 128
  • [4] DIGITAL PULSE WIDTH MODULATOR
    SZYMANSKI, JW
    ELECTRONIC ENGINEERING, 1979, 51 (617): : 19 - &
  • [5] Hybrid Digital Pulse Width Modulator Architecture Using FPGA
    Radhika, V.
    Baskaran, K.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 123 - 126
  • [6] Digital pulse width modulator architectures
    Syed, A
    Ahmed, E
    Maksimovic, D
    Alarcón, E
    PESC 04: 2004 IEEE 35TH ANNUAL POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-6, CONFERENCE PROCEEDINGS, 2004, : 4689 - 4695
  • [7] A Hybrid Architecture Low-Power Σ-Δ Modulator for Audio Modulation
    An S.
    Xia S.
    Wang M.
    Chen G.
    Yang R.
    Tianjin Daxue Xuebao (Ziran Kexue yu Gongcheng Jishu Ban)/Journal of Tianjin University Science and Technology, 2020, 53 (01): : 67 - 71
  • [8] LOW-POWER CMOS DIGITAL DESIGN
    CHANDRAKASAN, AP
    SHENG, S
    BRODERSEN, RW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) : 473 - 484
  • [9] A low-power capacitance to pulse width converter for MEMS interfacing
    Bruschi, P.
    Nizza, N.
    Dei, M.
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 446 - 449
  • [10] LOW-POWER CMOS DIGITAL DESIGN
    CHANDRAKASAN, AP
    SHENG, S
    BRODERSEN, RW
    IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (04) : 371 - 382