Digital pulse width modulator architectures

被引:150
|
作者
Syed, A [1 ]
Ahmed, E [1 ]
Maksimovic, D [1 ]
Alarcón, E [1 ]
机构
[1] Univ Colorado, ECE Dept, Colorado Power Elect Ctr, Boulder, CO USA
关键词
D O I
10.1109/PESC.2004.1354828
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a survey and classification of architectures for integrated circuit implementation of digital pulse-width modulators (DPWM) targeting digital control of high-frequency switching DC-DC power converters. Previously presented designs are identified as particular cases of the proposed classification. In order to optimize circuit resources in terms of occupied area and power consumption, a general architecture based on tapped delay lines is proposed, which includes segmentation of the input digital code to drive binary-weighted delay cells and thermometer-decoded unary delay cells. Integrated circuit design of a particular example of the segmented DPWM is described. The segmented DPWM prototype chip operates at 1 MHz switching frequency and has low power consumption and very small silicon area (0.07 mm(2) in a standard 0.5 micron CMOS process). Experimental results validate the functionality of the proposed segmented DPWM.
引用
收藏
页码:4689 / 4695
页数:7
相关论文
共 50 条
  • [1] DIGITAL PULSE WIDTH MODULATOR
    SZYMANSKI, JW
    ELECTRONIC ENGINEERING, 1979, 51 (617): : 19 - &
  • [2] A Digital Pulse Width Modulator Based on Pulse Shrinking Mechanism
    Chen, Poki
    Chen, Tuo-Kuang
    Hu, Hsiao-Tzu
    Peng, Yu-Han
    Chen, Yi-Jin
    2009 INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND DRIVE SYSTEMS, VOLS 1 AND 2, 2009, : 872 - 875
  • [3] Digital implementation of bandpass pulse-width modulator
    Rosnell, Seppo
    Varis, Jukka
    Maunuksela, Jaako
    2006 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-5, 2006, : 797 - 800
  • [4] Pulse-width modulator has digital control
    Kumar, S. Vinay
    EDN, 2008, 53 (12) : 72 - 72
  • [5] Pulse width modulator
    Anon
    IEEE Signal Processing Magazine, 2001, 18 (01)
  • [6] Hybrid Digital Pulse Width Modulator Architecture Using FPGA
    Radhika, V.
    Baskaran, K.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 123 - 126
  • [7] Electromagnetic Susceptibility Analysis on a Digital Pulse Width Modulator for SMPSs
    Orietti, Enrico
    Saggini, Stefano
    Mattavelli, Paolo
    Spiazzi, Giorgio
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2009, 51 (04) : 1034 - 1043
  • [8] Automatic Multi-Phase Digital Pulse Width Modulator
    Effler, Simon
    Halton, Mark
    Rinne, Karl
    2010 TWENTY-FIFTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), 2010, : 1087 - 1092
  • [9] FPGA-Based Digital Pulse Width Modulator With Optimized Linearity
    Scharrer, Martin
    Halton, Mark
    Scanlan, Tony
    APEC: 2009 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1- 4, 2009, : 1220 - 1225
  • [10] Segmented Digital Clock Manager- FPGA based Digital Pulse Width Modulator Technique
    Batarseh, Majd G.
    Al-Hoor, Wisam
    Huang, Lilly
    Iannello, Chris
    Batarseh, Issa
    2008 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-10, 2008, : 3036 - +