H.264 HDTV decoder using application-specific networks-on-chip

被引:0
|
作者
Xu, J [1 ]
Wolf, W [1 ]
Henkel, J [1 ]
Chakradhar, S [1 ]
机构
[1] Princeton Univ, Princeton, NJ 08544 USA
来源
2005 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME), VOLS 1 AND 2 | 2005年
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper studied an H.264 HDTV decoder on two Multiprocessor system-on-chip architectures. Two types of networks-on-chip, the RAW network and the application-specific networks-on-chip, were used. Regular-topology networks-on-chip (mesh, torus, and fat tree) have been proposed. However, we showed in this paper that the application-specific networks-on-chip provided substantial improvements in power, performance, and cost compared to regular-topology networks-on-chip. We measured the power, performance, area, total switch and link capacity, and switch and link utilization based on floorplans and circuit designs. Measurement results showed that the application-specific networks-on-chip was both faster in absolute terms and more efficient. The application-specific networks-on-chip used 39% less power, 59% less silicon area, 74% less metal area, 63% less switch capacity, and 69% less link capacity to achieve 2X performance compared to the RAW network.
引用
收藏
页码:1509 / 1512
页数:4
相关论文
共 50 条
  • [1] Connection of H.264/AVC hardware IPs using a specific Networks-on-Chip
    Messaoudi, Kamel
    Mayache, Hichem
    Benhaoues, Atef
    Bourennane, El-Bay
    Toumi, Salah
    MICROPROCESSORS AND MICROSYSTEMS, 2015, 39 (08) : 609 - 620
  • [2] Stochastic communication for application-specific Networks-on-Chip
    Nitin
    Chauhan, Durg Singh
    JOURNAL OF SUPERCOMPUTING, 2012, 59 (02): : 779 - 810
  • [3] Stochastic communication for application-specific Networks-on-Chip
    Durg Singh Nitin
    The Journal of Supercomputing, 2012, 59 : 779 - 810
  • [4] Application-Specific Instruction Set Processor For H.264 On-Chip Encoder
    Kim, Kyoungwon
    Park, Sanghyun
    Paek, Yunheung
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 373 - 376
  • [5] Buffer planning for application-specific networks-on-chip design
    YIN ShouYi1
    2 National Laboratory for Information Science and Technology
    Science China(Information Sciences), 2009, (04) : 547 - 558
  • [6] Buffer planning for application-specific networks-on-chip design
    ShouYi Yin
    LeiBo Liu
    ShaoJun Wei
    Science in China Series F: Information Sciences, 2009, 52 : 547 - 558
  • [7] Buffer planning for application-specific networks-on-chip design
    YIN ShouYiLIU LeiBo WEI ShaoJun Institute of MicroelectronicsTsinghua UniversityBeijing China National Laboratory for Information Science and TechnologyTsinghua UniversityBeijing China
    Science in China(Series F:Information Sciences), 2009, 52 (04) : 547 - 558
  • [8] Buffer planning for application-specific networks-on-chip design
    Yin ShouYi
    Liu LeiBo
    Wei ShaoJun
    SCIENCE IN CHINA SERIES F-INFORMATION SCIENCES, 2009, 52 (04): : 547 - 558
  • [9] Communication and task scheduling of application-specific networks-on-chip
    Hu, J
    Marculescu, R
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (05): : 643 - 651
  • [10] Architecture of an HDTV intraframe predictor for a H.264 decoder
    Staehler, Wagston Tassoni
    Berriel, Eduardo Agostini
    Susin, Altarniro Amadeu
    Bampi, Sergio
    IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 228 - +