An on-chip phase compensation technique in fractional-N frequency synthesis

被引:0
|
作者
Rhee, W [1 ]
Ali, A [1 ]
机构
[1] Conexant Syst Inc, Newport Beach, CA 92660 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Fractional-N frequency synthesis relaxes the phase-locked loop (PLL) design constraints to achieve a low noise performance while providing the same channel spacing. Inherent spurs generated by this system can be reduced with various techniques. The proposed architecture effectively compensates the periodic phase error in the time domain so that it is useful with widely used charge-pump PLLs. An on-chip tuning by a delay-locked loop (DLL) is also provided to make the system less dependent on the output frequency and process variations without using any external element. Simulation results show that the fractional spurs can be completely removed with charge-pump PLLs when ideal matching is assumed.
引用
收藏
页码:363 / 366
页数:4
相关论文
共 50 条
  • [1] A high-frequency phase-compensation fractional-N frequency synthesizer
    Yang, CY
    Chen, JW
    Tsai, MT
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5091 - 5094
  • [2] Reviewing fractional-N frequency synthesis
    Chou, CP
    Si, WM
    Chen, J
    MICROWAVES & RF, 1999, 38 (06) : 53 - +
  • [3] Phase compensation of intermodulation-induced spurs in fractional-N frequency synthesisers
    Wang, Hongyu
    IET MICROWAVES ANTENNAS & PROPAGATION, 2013, 7 (13) : 1064 - 1071
  • [4] A fractional spur suppression technique in the fractional-N frequency synthesizer
    Huang, Shui-long
    Zhang, Hai-ying
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (03) : 455 - 458
  • [5] A fractional spur suppression technique in the fractional-N frequency synthesizer
    Shui-long Huang
    Hai-ying Zhang
    Analog Integrated Circuits and Signal Processing, 2011, 66 : 455 - 458
  • [6] A Technique for In-Band Phase Noise Reduction in Fractional-N Frequency Synthesizers
    Wang, Chun-Ping
    Lee, Tai-Cheng
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 273 - 276
  • [7] A Noise Filtering Technique for Fractional-N Frequency Synthesizers
    Hung, Chao-Ching
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (03) : 139 - 143
  • [8] Fractional-N Phase-Locked-Loop-Based Frequency Synthesis: A Tutorial
    Su, Pin-En
    Pamarti, Sudhakar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (12) : 881 - 885
  • [9] A Wideband Phase Modulation Technique Adopting Fractional-N Direct Digital Frequency Synthesizer
    Zhang, Bohai
    You, Fei
    Tong, Renbin
    He, Songbai
    2014 IEEE RADIO & WIRELESS SYMPOSIUM (RWS), 2014, : 214 - 216
  • [10] A Fractional Spur Cancellation Technique for Fractional-N Frequency Synthesizers Enabled by Dual Loop Phase Clamping
    Yan, Tanwei
    Jiang, Junning
    Silva-Martinez, Jose
    2024 IEEE 67TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, MWSCAS 2024, 2024, : 642 - 646