Implementation of Vedic Multiplier in Image Compression using DCT Algorithm

被引:0
|
作者
Kerur, S. S. [1 ]
Narchi, Prakash [2 ]
Kittur, Harish M. [3 ]
Girish, V. A.
机构
[1] SDM Coll Engg & Technol, Dept Elect & Commun, Dharwad, Karnataka, India
[2] Chrysler Automot India Private Ltd, Madras, Tamil Nadu, India
[3] VIT, Sch Elect Engg, Vellore, Tamil Nadu, India
关键词
DCT; Vedic Multiplier; Urdhava Tiryakbhyam;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital multipliers are indispensable in the hardware implementation of many important functions such as DCT, IDCT, FFT etc in signal processing. This paper deals with Design and implementation of Vedic Multipler in Image Compression using DCT algorithm. The DCT (Discrete Cosine Transform) performs spatial compression of the data while IDCT performs decompression of the data. Here, matrix multiplication is one of the important step in both the transforms. Hence, to perform these computations, we introduce Vedic multiplier which is based on Urdhava Tiryakbhyam(vertical and crosswise) sutra. In this paper, we have designed DCT algorithm using Verilog and code is written in Xilinx I.S.E 7.1i version, synthesized on Xilinx Synthesis Tool (XST). We retrieved Register Transfer Logic (RTL) and the simulation results are observed on Modelsim 6.0 Simulator. These simulation results were compared with matlab simulation results. From the comparison, we see that DCT using Vedic Multiplier is efficiently implemented and the proposed Vedic multiplier significantly improves the computational speed involved in multiplication operations of the image processing. Hence, Vedic multipliers can find immense use in applications of image processing to save time and area.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Using DCT for a fractal image compression optimization
    Vatolin, DS
    PROGRAMMING AND COMPUTER SOFTWARE, 1999, 25 (03) : 158 - 164
  • [42] Satellite Image Compression Using DCT Technique
    Gangadhar, Deeksha Bekal
    Ananth, A. G.
    2018 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT - 2018), 2018, : 665 - 669
  • [43] Design and Implementation of 8-bit Vedic Multiplier using mGDI Technique
    Meti, Shashank S.
    Bharath, C. N.
    Kumar, Praveen Y. G.
    Kariyappa, B. S.
    2017 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2017, : 1923 - 1927
  • [44] Image Compression and Gamma Correction using DCT
    Mohta, Jyoti
    Pathak, Krishna Kant
    2015 1ST INTERNATIONAL CONFERENCE ON FUTURISTIC TRENDS ON COMPUTATIONAL ANALYSIS AND KNOWLEDGE MANAGEMENT (ABLAZE), 2015, : 274 - 278
  • [45] Implementation of Efficient Vedic Multiplier and Its Performance Evaluation
    Mugatkar, Ashutosh
    Gajre, Suhas S.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (15)
  • [46] High Speed Multiplier Implementation Based on Vedic Mathematics
    Meghana, V.
    Sandhya, S.
    Aparna, R.
    Gururaj, C.
    2015 INTERNATIONAL CONFERENCE ON SMART SENSORS AND SYSTEMS (IC-SSS 2015), 2015,
  • [47] Pipelined Convolution using Vedic Multiplier
    Pranav, K.
    Pramod, P.
    PROCEEDINGS OF THE 2015 IEEE RECENT ADVANCES IN INTELLIGENT COMPUTATIONAL SYSTEMS (RAICS), 2015, : 33 - 38
  • [48] PARALLEL IMPLEMENTATION OF A FAST THINNING ALGORITHM USING IMAGE COMPRESSION
    HAYAT, L
    NAQVI, A
    SANDLER, MB
    IEE PROCEEDINGS-I COMMUNICATIONS SPEECH AND VISION, 1991, 138 (06): : 615 - 620
  • [49] DCT-based color image compression algorithm using adaptive block scanning
    Messaoudi, Abdelhamid
    Benchabane, Fateh
    Srairi, Kamel
    SIGNAL IMAGE AND VIDEO PROCESSING, 2019, 13 (07) : 1441 - 1449
  • [50] DCT-based color image compression algorithm using adaptive block scanning
    Abdelhamid Messaoudi
    Fateh Benchabane
    Kamel Srairi
    Signal, Image and Video Processing, 2019, 13 : 1441 - 1449