Approximate Compressor-Based Multiplier Design Methodology for Error-Resilient Digital Signal Processing

被引:6
|
作者
Yang, Zhixi [1 ]
Li, Xianbin [1 ]
Yang, Jun [2 ]
机构
[1] Acad Mil Med Sci, Natl Innovat Inst Def Technol, Beijing 100045, Peoples R China
[2] Natl Univ Def Technol, Res Inst 63, Nanjing 210000, Jiangsu, Peoples R China
关键词
Compressor; multiplier; approximate circuit design; DSP; OPTIMIZATION;
D O I
10.1142/S0218126620502333
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As many digital signal processing (DSP) applications such as digital filtering are inherently error-tolerant, approximate computing has attracted significant attention. A multiplier is the fundamental component for DSP applications and takes up the most part of the resource utilization, namely power and area. A multiplier consists of partial product arrays (PPAs) and compressors are often used to reduce partial products (PPs) to generate the final product. Approximate computing has been studied as an innovative paradigm for reducing resource utilization for the DSP systems. In this paper, a 4:2 approximate compressor-based multiplier is studied. Approximate 4:2 compressors are designed with a practical design criterion, and an approximate multiplier that uses both truncation and the proposed compressors for PP reduction is subsequently designed. Different levels of truncation and approximate compression combination are studied for accuracy and electrical performance. A practical selection algorithm is then leveraged to identify the optimal combinations for multiplier designs with better performance in terms of both accuracy and electrical performance measurements. Two real case studies are performed, i.e., image processing and a finite impulse response (FIR) filter. The design proposed in this paper has achieved up to 16.96% and 20.81% savings on power and area with an average signal-to-noise ratio (SNR) larger than 25dB for image processing; similarly, with a decrease of 0.3dB in the output SNR, 12.22% and 30.05% savings on power and area have been achieved for an FIR filter compared to conventional multiplier designs.
引用
收藏
页数:28
相关论文
共 50 条
  • [21] Design of Precise Multiplier Using Inexact Compressor for Digital Signal Processing
    Shanmugam N.
    Natarajan V.K.
    Sundaram K.
    Natarajan S.
    Computer Systems Science and Engineering, 2021, 42 (02): : 619 - 638
  • [22] Energy-efficient approximate squaring hardware for error-resilient digital systems
    Loukrakpam, Merin
    Singh, Ch Lison
    Choudhury, Madhuchhanda
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 202 - 206
  • [23] Low-Power Compressor-Based Approximate Multipliers With Error Correcting Module
    Kumar, U. Anil
    Chatterjee, Sumit K.
    Ahmed, Syed Ershad
    IEEE EMBEDDED SYSTEMS LETTERS, 2022, 14 (02) : 59 - 62
  • [24] Power- and Area-Efficient Approximate Wallace Tree Multiplier for Error-Resilient Systems
    Bhardwaj, Kartikeya
    Mane, Pravin S.
    Henkel, Joerg
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 263 - +
  • [25] Design of area-efficient modified decoder-based imprecise multiplier for error-resilient applications
    Anguraj, Parthibaraj
    Krishnan, Thiruvenkadam
    MICROELECTRONICS JOURNAL, 2023, 141
  • [26] Design of Approximate Tree Multiplier Using Approximate Compressor for Image Processing Applications
    Venkatnarayanan, C.
    Somasundaram, D.
    IETE JOURNAL OF RESEARCH, 2024, 70 (10) : 7899 - 7910
  • [27] An efficient implementation of low-power approximate compressor-based multiplier for cognitive communication systems
    Sundhari, Meenaakshi R. P.
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 2022, 35 (02)
  • [28] Lower part OR based Approximate Multiplier for Error Resilient Applications
    Kumar, Uppugunduru Anil
    Sandesh, Goli Naga
    Ojusteja, Dhoti
    Ahmed, Syed Ershad
    2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, : 161 - 164
  • [29] High-performance and low-energy approximate full adder design for error-resilient image processing
    Shahrokhi, Seyed Hossein
    Hosseinzadeh, Mehdi
    Reshadi, Midia
    Gorgin, Saeid
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (06) : 1059 - 1079
  • [30] A cost-efficient error-resilient approach to distributed arithmetic for signal processing
    Lu, Yue
    Duan, Shengyu
    Halak, Basel
    Kazmierski, Tom J.
    MICROELECTRONICS RELIABILITY, 2019, 93 : 16 - 21