Synthesis and Performance Optimization of a Switching Nano-crossbar Computer

被引:6
|
作者
Alexandrescu, Dan [1 ]
Altun, Mustafa [2 ]
Anghel, Lorena [3 ]
Bernasconi, Anna [4 ]
Ciriani, Valentina [5 ]
Frontini, Luca [5 ]
Tahoori, Mehdi [6 ]
机构
[1] IROC Technol, Grenoble, France
[2] Istanbul Tech Univ, Dept Elect & Commun Engn, Istanbul, Turkey
[3] Grenoble Alpes Univ, TIMA Lab, Grenoble, France
[4] Univ Pisa, Dipartimento Informat, I-56100 Pisa, Italy
[5] Univ Milan, Dipartimento Informat, I-20122 Milan, Italy
[6] Karlsruhe Inst Technol, Karlsruhe, Germany
关键词
P-CIRCUITS; LOGIC;
D O I
10.1109/DSD.2016.45
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Beyond CMOS, new technologies are emerging to extend electronic systems with features unavailable to silicon based devices. Emerging technologies provide new logic and interconnection structures for computation, storage and communication that may require new design paradigms, and therefore trigger the development of a new generation of design automation tools. In the last decade, several emerging technologies have been proposed and the time has come for studying new ad hoc techniques and tools for logic synthesis, physical design and testing. The main goal of this project is developing a complete synthesis and optimization methodology for snitching nano-crossbar arrays that leads to the design and construction of an emerging nanocomputer. New models for diode, FET, and four terminal switch based nanoarrays are developed. The proposed methodology implements both arithmetic and memory elements, necessitated by achieving a computer, by considering performance parameters such as area, delay, power dissipation, and reliability. With combination of arithmetic and memory elements a synchronous state machine (SSM), representation of a computer, is realized. The proposed methodology targets variety of emerging technologies including nanowire/nanotube crossbar arrays, magnetic switch-based structures, and crossbar memories. The results of this project will be a foundation of nano-crossbar based circuit design techniques and greatly contribute to the construction of emerging computers beyond CMOS. The topic of this project can be considered under the research area of "Emerging Computing Models" or "Computational Nanoelectronics", more specifically the design, modeling, and simulation of new nanoscale switches beyond CMOS.
引用
收藏
页码:334 / 341
页数:8
相关论文
共 50 条
  • [41] Dynamic Switching Speed Reconfiguration for Engine Performance Optimization
    Peng, Chao
    Zhao, Yecheng
    Zeng, Haibo
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [42] RETRACTED: Design and Study of performance of nano-scale FINFETs with reduced switching energy using spacer optimization (Retracted Article)
    Revathy, G.
    Razak, Abdul
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [43] COMPUTER SYNTHESIS OF ACOUSTIC PROCESSOR PERFORMANCE
    RODGERS, GF
    JOURNAL OF THE ACOUSTICAL SOCIETY OF AMERICA, 1970, 48 (01): : 117 - &
  • [44] Performance Analysis of Micrium RTOS in the computer of a Nano-Satellite
    Nagarajan, Chandrasekhar
    Kinger, Krishna
    Haider, Faraz
    Agarwal, Rajat
    2015 IEEE AEROSPACE CONFERENCE, 2015,
  • [45] Initial Breaking Speed Optimization of the Vacuum Switching Breaker Based on Computer Vision
    Tong, Yan
    Dong, Huajun
    BASIC & CLINICAL PHARMACOLOGY & TOXICOLOGY, 2020, 127 : 114 - 115
  • [46] Piezoelectronics: A Novel High Performance, Low Power Computer Switching Technology
    Newns, D. M.
    Martyna, G. J.
    Elmegreen, B. G.
    Liu, X-H.
    Theis, T. N.
    Trolier-McKinstry, S.
    MICRO- AND NANOTECHNOLOGY SENSORS, SYSTEMS, AND APPLICATIONS IV, 2012, 8373
  • [48] Performance Optimization of Markov Models in Simulating Computer Networks
    Sinno, Nisrine
    Youssef, Hussein
    Ahmad, Ghaddar
    WCECS 2009: WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, VOLS I AND II, 2009, : 367 - +
  • [49] The performance optimization for date redistributing system in computer network
    Moldovan, Grigor
    Valeanu, Madalina
    INTERNATIONAL JOURNAL OF COMPUTERS COMMUNICATIONS & CONTROL, 2008, 3 : 116 - 118
  • [50] Optimization of GeoFEM for high performance sequential computer architectures
    Minami, K
    Okuda, H
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2002, 14 (6-7): : 395 - 409